1
2
3
4
5
6
7
8
9
10
11
12
13
14
15#include <linux/bitfield.h>
16#include <linux/types.h>
17#include <linux/kernel.h>
18#include <linux/export.h>
19#include <linux/pci.h>
20#include <linux/isa-dma.h>
21#include <linux/init.h>
22#include <linux/delay.h>
23#include <linux/acpi.h>
24#include <linux/dmi.h>
25#include <linux/ioport.h>
26#include <linux/sched.h>
27#include <linux/ktime.h>
28#include <linux/mm.h>
29#include <linux/nvme.h>
30#include <linux/platform_data/x86/apple.h>
31#include <linux/pm_runtime.h>
32#include <linux/suspend.h>
33#include <linux/switchtec.h>
34#include "pci.h"
35
36static ktime_t fixup_debug_start(struct pci_dev *dev,
37 void (*fn)(struct pci_dev *dev))
38{
39 if (initcall_debug)
40 pci_info(dev, "calling %pS @ %i\n", fn, task_pid_nr(current));
41
42 return ktime_get();
43}
44
45static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
46 void (*fn)(struct pci_dev *dev))
47{
48 ktime_t delta, rettime;
49 unsigned long long duration;
50
51 rettime = ktime_get();
52 delta = ktime_sub(rettime, calltime);
53 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
54 if (initcall_debug || duration > 10000)
55 pci_info(dev, "%pS took %lld usecs\n", fn, duration);
56}
57
58static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
59 struct pci_fixup *end)
60{
61 ktime_t calltime;
62
63 for (; f < end; f++)
64 if ((f->class == (u32) (dev->class >> f->class_shift) ||
65 f->class == (u32) PCI_ANY_ID) &&
66 (f->vendor == dev->vendor ||
67 f->vendor == (u16) PCI_ANY_ID) &&
68 (f->device == dev->device ||
69 f->device == (u16) PCI_ANY_ID)) {
70 void (*hook)(struct pci_dev *dev);
71#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
72 hook = offset_to_ptr(&f->hook_offset);
73#else
74 hook = f->hook;
75#endif
76 calltime = fixup_debug_start(dev, hook);
77 hook(dev);
78 fixup_debug_report(dev, calltime, hook);
79 }
80}
81
82extern struct pci_fixup __start_pci_fixups_early[];
83extern struct pci_fixup __end_pci_fixups_early[];
84extern struct pci_fixup __start_pci_fixups_header[];
85extern struct pci_fixup __end_pci_fixups_header[];
86extern struct pci_fixup __start_pci_fixups_final[];
87extern struct pci_fixup __end_pci_fixups_final[];
88extern struct pci_fixup __start_pci_fixups_enable[];
89extern struct pci_fixup __end_pci_fixups_enable[];
90extern struct pci_fixup __start_pci_fixups_resume[];
91extern struct pci_fixup __end_pci_fixups_resume[];
92extern struct pci_fixup __start_pci_fixups_resume_early[];
93extern struct pci_fixup __end_pci_fixups_resume_early[];
94extern struct pci_fixup __start_pci_fixups_suspend[];
95extern struct pci_fixup __end_pci_fixups_suspend[];
96extern struct pci_fixup __start_pci_fixups_suspend_late[];
97extern struct pci_fixup __end_pci_fixups_suspend_late[];
98
99static bool pci_apply_fixup_final_quirks;
100
101void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
102{
103 struct pci_fixup *start, *end;
104
105 switch (pass) {
106 case pci_fixup_early:
107 start = __start_pci_fixups_early;
108 end = __end_pci_fixups_early;
109 break;
110
111 case pci_fixup_header:
112 start = __start_pci_fixups_header;
113 end = __end_pci_fixups_header;
114 break;
115
116 case pci_fixup_final:
117 if (!pci_apply_fixup_final_quirks)
118 return;
119 start = __start_pci_fixups_final;
120 end = __end_pci_fixups_final;
121 break;
122
123 case pci_fixup_enable:
124 start = __start_pci_fixups_enable;
125 end = __end_pci_fixups_enable;
126 break;
127
128 case pci_fixup_resume:
129 start = __start_pci_fixups_resume;
130 end = __end_pci_fixups_resume;
131 break;
132
133 case pci_fixup_resume_early:
134 start = __start_pci_fixups_resume_early;
135 end = __end_pci_fixups_resume_early;
136 break;
137
138 case pci_fixup_suspend:
139 start = __start_pci_fixups_suspend;
140 end = __end_pci_fixups_suspend;
141 break;
142
143 case pci_fixup_suspend_late:
144 start = __start_pci_fixups_suspend_late;
145 end = __end_pci_fixups_suspend_late;
146 break;
147
148 default:
149
150 return;
151 }
152 pci_do_fixups(dev, start, end);
153}
154EXPORT_SYMBOL(pci_fixup_device);
155
156static int __init pci_apply_final_quirks(void)
157{
158 struct pci_dev *dev = NULL;
159 u8 cls = 0;
160 u8 tmp;
161
162 if (pci_cache_line_size)
163 pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2);
164
165 pci_apply_fixup_final_quirks = true;
166 for_each_pci_dev(dev) {
167 pci_fixup_device(pci_fixup_final, dev);
168
169
170
171
172
173 if (!pci_cache_line_size) {
174 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
175 if (!cls)
176 cls = tmp;
177 if (!tmp || cls == tmp)
178 continue;
179
180 pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n",
181 cls << 2, tmp << 2,
182 pci_dfl_cache_line_size << 2);
183 pci_cache_line_size = pci_dfl_cache_line_size;
184 }
185 }
186
187 if (!pci_cache_line_size) {
188 pr_info("PCI: CLS %u bytes, default %u\n", cls << 2,
189 pci_dfl_cache_line_size << 2);
190 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
191 }
192
193 return 0;
194}
195fs_initcall_sync(pci_apply_final_quirks);
196
197
198
199
200
201
202
203static void quirk_mmio_always_on(struct pci_dev *dev)
204{
205 dev->mmio_always_on = 1;
206}
207DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
208 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
209
210
211
212
213
214DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, pci_disable_parity);
215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, pci_disable_parity);
216
217
218
219
220
221static void quirk_passive_release(struct pci_dev *dev)
222{
223 struct pci_dev *d = NULL;
224 unsigned char dlc;
225
226
227
228
229
230 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
231 pci_read_config_byte(d, 0x82, &dlc);
232 if (!(dlc & 1<<1)) {
233 pci_info(d, "PIIX3: Enabling Passive Release\n");
234 dlc |= 1<<1;
235 pci_write_config_byte(d, 0x82, dlc);
236 }
237 }
238}
239DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
240DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
241
242#ifdef CONFIG_X86_32
243
244
245
246
247
248
249
250
251static void quirk_isa_dma_hangs(struct pci_dev *dev)
252{
253 if (!isa_dma_bridge_buggy) {
254 isa_dma_bridge_buggy = 1;
255 pci_info(dev, "Activating ISA DMA hang workarounds\n");
256 }
257}
258
259
260
261
262DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
263DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
264DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
265DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
266DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
267DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
269#endif
270
271
272
273
274
275static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
276{
277 u32 pmbase;
278 u16 pm1a;
279
280 pci_read_config_dword(dev, 0x40, &pmbase);
281 pmbase = pmbase & 0xff80;
282 pm1a = inw(pmbase);
283
284 if (pm1a & 0x10) {
285 pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
286 outw(0x10, pmbase);
287 }
288}
289DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
290
291
292static void quirk_nopcipci(struct pci_dev *dev)
293{
294 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
295 pci_info(dev, "Disabling direct PCI/PCI transfers\n");
296 pci_pci_problems |= PCIPCI_FAIL;
297 }
298}
299DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
300DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
301
302static void quirk_nopciamd(struct pci_dev *dev)
303{
304 u8 rev;
305 pci_read_config_byte(dev, 0x08, &rev);
306 if (rev == 0x13) {
307
308 pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
309 pci_pci_problems |= PCIAGP_FAIL;
310 }
311}
312DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
313
314
315static void quirk_triton(struct pci_dev *dev)
316{
317 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
318 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
319 pci_pci_problems |= PCIPCI_TRITON;
320 }
321}
322DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
323DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
324DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
325DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
326
327
328
329
330
331
332
333
334
335
336
337static void quirk_vialatency(struct pci_dev *dev)
338{
339 struct pci_dev *p;
340 u8 busarb;
341
342
343
344
345
346 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
347 if (p != NULL) {
348
349
350
351
352
353
354 if (p->revision < 0x40 || p->revision > 0x42)
355 goto exit;
356 } else {
357 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
358 if (p == NULL)
359 goto exit;
360
361
362 if (p->revision < 0x10 || p->revision > 0x12)
363 goto exit;
364 }
365
366
367
368
369
370
371
372
373
374
375
376
377
378 pci_read_config_byte(dev, 0x76, &busarb);
379
380
381
382
383
384 busarb &= ~(1<<5);
385 busarb |= (1<<4);
386 pci_write_config_byte(dev, 0x76, busarb);
387 pci_info(dev, "Applying VIA southbridge workaround\n");
388exit:
389 pci_dev_put(p);
390}
391DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
392DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
393DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
394
395DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
396DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
397DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
398
399
400static void quirk_viaetbf(struct pci_dev *dev)
401{
402 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
403 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
404 pci_pci_problems |= PCIPCI_VIAETBF;
405 }
406}
407DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
408
409static void quirk_vsfx(struct pci_dev *dev)
410{
411 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
412 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
413 pci_pci_problems |= PCIPCI_VSFX;
414 }
415}
416DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
417
418
419
420
421
422
423static void quirk_alimagik(struct pci_dev *dev)
424{
425 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
426 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
427 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
428 }
429}
430DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
431DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
432
433
434static void quirk_natoma(struct pci_dev *dev)
435{
436 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
437 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
438 pci_pci_problems |= PCIPCI_NATOMA;
439 }
440}
441DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
442DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
443DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
444DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
445DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
446DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
447
448
449
450
451
452static void quirk_citrine(struct pci_dev *dev)
453{
454 dev->cfg_size = 0xA0;
455}
456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
457
458
459
460
461
462static void quirk_nfp6000(struct pci_dev *dev)
463{
464 dev->cfg_size = 0x600;
465}
466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
470
471
472static void quirk_extend_bar_to_page(struct pci_dev *dev)
473{
474 int i;
475
476 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
477 struct resource *r = &dev->resource[i];
478
479 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
480 r->end = PAGE_SIZE - 1;
481 r->start = 0;
482 r->flags |= IORESOURCE_UNSET;
483 pci_info(dev, "expanded BAR %d to page size: %pR\n",
484 i, r);
485 }
486 }
487}
488DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
489
490
491
492
493
494static void quirk_s3_64M(struct pci_dev *dev)
495{
496 struct resource *r = &dev->resource[0];
497
498 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
499 r->flags |= IORESOURCE_UNSET;
500 r->start = 0;
501 r->end = 0x3ffffff;
502 }
503}
504DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
505DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
506
507static void quirk_io(struct pci_dev *dev, int pos, unsigned int size,
508 const char *name)
509{
510 u32 region;
511 struct pci_bus_region bus_region;
512 struct resource *res = dev->resource + pos;
513
514 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), ®ion);
515
516 if (!region)
517 return;
518
519 res->name = pci_name(dev);
520 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
521 res->flags |=
522 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
523 region &= ~(size - 1);
524
525
526 bus_region.start = region;
527 bus_region.end = region + size - 1;
528 pcibios_bus_to_resource(dev->bus, res, &bus_region);
529
530 pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
531 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
532}
533
534
535
536
537
538
539
540
541
542
543static void quirk_cs5536_vsa(struct pci_dev *dev)
544{
545 static char *name = "CS5536 ISA bridge";
546
547 if (pci_resource_len(dev, 0) != 8) {
548 quirk_io(dev, 0, 8, name);
549 quirk_io(dev, 1, 256, name);
550 quirk_io(dev, 2, 64, name);
551 pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
552 name);
553 }
554}
555DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
556
557static void quirk_io_region(struct pci_dev *dev, int port,
558 unsigned int size, int nr, const char *name)
559{
560 u16 region;
561 struct pci_bus_region bus_region;
562 struct resource *res = dev->resource + nr;
563
564 pci_read_config_word(dev, port, ®ion);
565 region &= ~(size - 1);
566
567 if (!region)
568 return;
569
570 res->name = pci_name(dev);
571 res->flags = IORESOURCE_IO;
572
573
574 bus_region.start = region;
575 bus_region.end = region + size - 1;
576 pcibios_bus_to_resource(dev->bus, res, &bus_region);
577
578 if (!pci_claim_resource(dev, nr))
579 pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
580}
581
582
583
584
585
586static void quirk_ati_exploding_mce(struct pci_dev *dev)
587{
588 pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
589
590 request_region(0x3b0, 0x0C, "RadeonIGP");
591 request_region(0x3d3, 0x01, "RadeonIGP");
592}
593DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
594
595
596
597
598
599
600
601
602
603
604
605
606static void quirk_amd_nl_class(struct pci_dev *pdev)
607{
608 u32 class = pdev->class;
609
610
611 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
612 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
613 class, pdev->class);
614}
615DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
616 quirk_amd_nl_class);
617
618
619
620
621
622
623
624
625static void quirk_synopsys_haps(struct pci_dev *pdev)
626{
627 u32 class = pdev->class;
628
629 switch (pdev->device) {
630 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3:
631 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI:
632 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31:
633 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
634 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
635 class, pdev->class);
636 break;
637 }
638}
639DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID,
640 PCI_CLASS_SERIAL_USB_XHCI, 0,
641 quirk_synopsys_haps);
642
643
644
645
646
647
648
649
650
651
652
653static void quirk_ali7101_acpi(struct pci_dev *dev)
654{
655 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
656 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
657}
658DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
659
660static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
661{
662 u32 devres;
663 u32 mask, size, base;
664
665 pci_read_config_dword(dev, port, &devres);
666 if ((devres & enable) != enable)
667 return;
668 mask = (devres >> 16) & 15;
669 base = devres & 0xffff;
670 size = 16;
671 for (;;) {
672 unsigned int bit = size >> 1;
673 if ((bit & mask) == bit)
674 break;
675 size = bit;
676 }
677
678
679
680
681
682 base &= -size;
683 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
684}
685
686static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
687{
688 u32 devres;
689 u32 mask, size, base;
690
691 pci_read_config_dword(dev, port, &devres);
692 if ((devres & enable) != enable)
693 return;
694 base = devres & 0xffff0000;
695 mask = (devres & 0x3f) << 16;
696 size = 128 << 16;
697 for (;;) {
698 unsigned int bit = size >> 1;
699 if ((bit & mask) == bit)
700 break;
701 size = bit;
702 }
703
704
705
706
707
708 base &= -size;
709 pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
710}
711
712
713
714
715
716
717
718static void quirk_piix4_acpi(struct pci_dev *dev)
719{
720 u32 res_a;
721
722 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
723 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
724
725
726 pci_read_config_dword(dev, 0x5c, &res_a);
727
728 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
729 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
730
731
732
733
734 if (res_a & (1 << 29)) {
735 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
736 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
737 }
738
739 if (res_a & (1 << 30)) {
740 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
741 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
742 }
743 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
744 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
745}
746DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
747DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
748
749#define ICH_PMBASE 0x40
750#define ICH_ACPI_CNTL 0x44
751#define ICH4_ACPI_EN 0x10
752#define ICH6_ACPI_EN 0x80
753#define ICH4_GPIOBASE 0x58
754#define ICH4_GPIO_CNTL 0x5c
755#define ICH4_GPIO_EN 0x10
756#define ICH6_GPIOBASE 0x48
757#define ICH6_GPIO_CNTL 0x4c
758#define ICH6_GPIO_EN 0x10
759
760
761
762
763
764
765static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
766{
767 u8 enable;
768
769
770
771
772
773
774
775
776 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
777 if (enable & ICH4_ACPI_EN)
778 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
779 "ICH4 ACPI/GPIO/TCO");
780
781 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
782 if (enable & ICH4_GPIO_EN)
783 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
784 "ICH4 GPIO");
785}
786DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
787DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
788DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
789DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
790DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
791DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
792DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
793DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
794DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
795DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
796
797static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
798{
799 u8 enable;
800
801 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
802 if (enable & ICH6_ACPI_EN)
803 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
804 "ICH6 ACPI/GPIO/TCO");
805
806 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
807 if (enable & ICH6_GPIO_EN)
808 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
809 "ICH6 GPIO");
810}
811
812static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned int reg,
813 const char *name, int dynsize)
814{
815 u32 val;
816 u32 size, base;
817
818 pci_read_config_dword(dev, reg, &val);
819
820
821 if (!(val & 1))
822 return;
823 base = val & 0xfffc;
824 if (dynsize) {
825
826
827
828
829
830
831 size = 16;
832 } else {
833 size = 128;
834 }
835 base &= ~(size-1);
836
837
838
839
840
841 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
842}
843
844static void quirk_ich6_lpc(struct pci_dev *dev)
845{
846
847 ich6_lpc_acpi_gpio(dev);
848
849
850 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
851 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
852}
853DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
854DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
855
856static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned int reg,
857 const char *name)
858{
859 u32 val;
860 u32 mask, base;
861
862 pci_read_config_dword(dev, reg, &val);
863
864
865 if (!(val & 1))
866 return;
867
868
869 base = val & 0xfffc;
870 mask = (val >> 16) & 0xfc;
871 mask |= 3;
872
873
874
875
876
877 pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
878}
879
880
881static void quirk_ich7_lpc(struct pci_dev *dev)
882{
883
884 ich6_lpc_acpi_gpio(dev);
885
886
887 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
888 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
889 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
890 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
891}
892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
895DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
896DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
897DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
899DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
900DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
904DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
905
906
907
908
909
910static void quirk_vt82c586_acpi(struct pci_dev *dev)
911{
912 if (dev->revision & 0x10)
913 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
914 "vt82c586 ACPI");
915}
916DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
917
918
919
920
921
922
923
924static void quirk_vt82c686_acpi(struct pci_dev *dev)
925{
926 quirk_vt82c586_acpi(dev);
927
928 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
929 "vt82c686 HW-mon");
930
931 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
932}
933DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
934
935
936
937
938
939
940static void quirk_vt8235_acpi(struct pci_dev *dev)
941{
942 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
943 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
944}
945DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
946
947
948
949
950
951static void quirk_xio2000a(struct pci_dev *dev)
952{
953 struct pci_dev *pdev;
954 u16 command;
955
956 pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
957 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
958 pci_read_config_word(pdev, PCI_COMMAND, &command);
959 if (command & PCI_COMMAND_FAST_BACK)
960 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
961 }
962}
963DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
964 quirk_xio2000a);
965
966#ifdef CONFIG_X86_IO_APIC
967
968#include <asm/io_apic.h>
969
970
971
972
973
974
975
976
977static void quirk_via_ioapic(struct pci_dev *dev)
978{
979 u8 tmp;
980
981 if (nr_ioapics < 1)
982 tmp = 0;
983 else
984 tmp = 0x1f;
985
986 pci_info(dev, "%s VIA external APIC routing\n",
987 tmp ? "Enabling" : "Disabling");
988
989
990 pci_write_config_byte(dev, 0x58, tmp);
991}
992DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
993DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
994
995
996
997
998
999
1000
1001static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
1002{
1003 u8 misc_control2;
1004#define BYPASS_APIC_DEASSERT 8
1005
1006 pci_read_config_byte(dev, 0x5B, &misc_control2);
1007 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
1008 pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
1009 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
1010 }
1011}
1012DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1013DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024static void quirk_amd_ioapic(struct pci_dev *dev)
1025{
1026 if (dev->revision >= 0x02) {
1027 pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1028 pci_warn(dev, " : booting with the \"noapic\" option\n");
1029 }
1030}
1031DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1032#endif
1033
1034#if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1035
1036static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1037{
1038
1039 if (dev->subsystem_device == 0xa118)
1040 dev->sriov->link = dev->devfn;
1041}
1042DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1043#endif
1044
1045
1046
1047
1048
1049static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
1050{
1051 if (dev->subordinate && dev->revision <= 0x12) {
1052 pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1053 dev->revision);
1054 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1055 }
1056}
1057DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1058
1059
1060
1061
1062
1063
1064
1065
1066static void quirk_via_acpi(struct pci_dev *d)
1067{
1068 u8 irq;
1069
1070
1071 pci_read_config_byte(d, 0x42, &irq);
1072 irq &= 0xf;
1073 if (irq && (irq != 2))
1074 d->irq = irq;
1075}
1076DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
1077DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1078
1079
1080static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1081
1082static void quirk_via_bridge(struct pci_dev *dev)
1083{
1084
1085 switch (dev->device) {
1086 case PCI_DEVICE_ID_VIA_82C686:
1087
1088
1089
1090
1091
1092 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1093 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
1094 break;
1095 case PCI_DEVICE_ID_VIA_8237:
1096 case PCI_DEVICE_ID_VIA_8237A:
1097 via_vlink_dev_lo = 15;
1098 break;
1099 case PCI_DEVICE_ID_VIA_8235:
1100 via_vlink_dev_lo = 16;
1101 break;
1102 case PCI_DEVICE_ID_VIA_8231:
1103 case PCI_DEVICE_ID_VIA_8233_0:
1104 case PCI_DEVICE_ID_VIA_8233A:
1105 case PCI_DEVICE_ID_VIA_8233C_0:
1106 via_vlink_dev_lo = 17;
1107 break;
1108 }
1109}
1110DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
1111DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
1112DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
1113DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
1114DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
1115DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
1116DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
1117DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130static void quirk_via_vlink(struct pci_dev *dev)
1131{
1132 u8 irq, new_irq;
1133
1134
1135 if (via_vlink_dev_lo == -1)
1136 return;
1137
1138 new_irq = dev->irq;
1139
1140
1141 if (!new_irq || new_irq > 15)
1142 return;
1143
1144
1145 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1146 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1147 return;
1148
1149
1150
1151
1152
1153 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1154 if (new_irq != irq) {
1155 pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
1156 irq, new_irq);
1157 udelay(15);
1158 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1159 }
1160}
1161DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1162
1163
1164
1165
1166
1167
1168static void quirk_vt82c598_id(struct pci_dev *dev)
1169{
1170 pci_write_config_byte(dev, 0xfc, 0);
1171 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1172}
1173DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1174
1175
1176
1177
1178
1179
1180
1181static void quirk_cardbus_legacy(struct pci_dev *dev)
1182{
1183 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1184}
1185DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1186 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1187DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1188 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1189
1190
1191
1192
1193
1194
1195
1196
1197static void quirk_amd_ordering(struct pci_dev *dev)
1198{
1199 u32 pcic;
1200 pci_read_config_dword(dev, 0x4C, &pcic);
1201 if ((pcic & 6) != 6) {
1202 pcic |= 6;
1203 pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1204 pci_write_config_dword(dev, 0x4C, pcic);
1205 pci_read_config_dword(dev, 0x84, &pcic);
1206 pcic |= (1 << 23);
1207 pci_write_config_dword(dev, 0x84, pcic);
1208 }
1209}
1210DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1211DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1212
1213
1214
1215
1216
1217
1218
1219
1220static void quirk_dunord(struct pci_dev *dev)
1221{
1222 struct resource *r = &dev->resource[1];
1223
1224 r->flags |= IORESOURCE_UNSET;
1225 r->start = 0;
1226 r->end = 0xffffff;
1227}
1228DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1229
1230
1231
1232
1233
1234
1235static void quirk_transparent_bridge(struct pci_dev *dev)
1236{
1237 dev->transparent = 1;
1238}
1239DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1240DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1241
1242
1243
1244
1245
1246
1247
1248static void quirk_mediagx_master(struct pci_dev *dev)
1249{
1250 u8 reg;
1251
1252 pci_read_config_byte(dev, 0x41, ®);
1253 if (reg & 2) {
1254 reg &= ~2;
1255 pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1256 reg);
1257 pci_write_config_byte(dev, 0x41, reg);
1258 }
1259}
1260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1261DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1262
1263
1264
1265
1266
1267
1268static void quirk_disable_pxb(struct pci_dev *pdev)
1269{
1270 u16 config;
1271
1272 if (pdev->revision != 0x04)
1273 return;
1274 pci_read_config_word(pdev, 0x40, &config);
1275 if (config & (1<<6)) {
1276 config &= ~(1<<6);
1277 pci_write_config_word(pdev, 0x40, config);
1278 pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1279 }
1280}
1281DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1282DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1283
1284static void quirk_amd_ide_mode(struct pci_dev *pdev)
1285{
1286
1287 u8 tmp;
1288
1289 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1290 if (tmp == 0x01) {
1291 pci_read_config_byte(pdev, 0x40, &tmp);
1292 pci_write_config_byte(pdev, 0x40, tmp|1);
1293 pci_write_config_byte(pdev, 0x9, 1);
1294 pci_write_config_byte(pdev, 0xa, 6);
1295 pci_write_config_byte(pdev, 0x40, tmp);
1296
1297 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1298 pci_info(pdev, "set SATA to AHCI mode\n");
1299 }
1300}
1301DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1302DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1303DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1304DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1306DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1307DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1308DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1309
1310
1311static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1312{
1313 u8 prog;
1314 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1315 if (prog & 5) {
1316 prog &= ~5;
1317 pdev->class &= ~5;
1318 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1319
1320 }
1321}
1322DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1323
1324
1325static void quirk_ide_samemode(struct pci_dev *pdev)
1326{
1327 u8 prog;
1328
1329 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1330
1331 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1332 pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1333 prog &= ~5;
1334 pdev->class &= ~5;
1335 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1336 }
1337}
1338DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1339
1340
1341static void quirk_no_ata_d3(struct pci_dev *pdev)
1342{
1343 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1344}
1345
1346DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1347 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1348DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1349 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1350
1351DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1352 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1353
1354
1355DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1356 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1357
1358
1359
1360
1361
1362static void quirk_eisa_bridge(struct pci_dev *dev)
1363{
1364 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1365}
1366DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393static int asus_hides_smbus;
1394
1395static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1396{
1397 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1398 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1399 switch (dev->subsystem_device) {
1400 case 0x8025:
1401 case 0x8070:
1402 case 0x8088:
1403 case 0x1626:
1404 asus_hides_smbus = 1;
1405 }
1406 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1407 switch (dev->subsystem_device) {
1408 case 0x80b1:
1409 case 0x80b2:
1410 case 0x8093:
1411 asus_hides_smbus = 1;
1412 }
1413 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1414 switch (dev->subsystem_device) {
1415 case 0x8030:
1416 asus_hides_smbus = 1;
1417 }
1418 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1419 switch (dev->subsystem_device) {
1420 case 0x8070:
1421 asus_hides_smbus = 1;
1422 }
1423 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1424 switch (dev->subsystem_device) {
1425 case 0x80c9:
1426 asus_hides_smbus = 1;
1427 }
1428 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1429 switch (dev->subsystem_device) {
1430 case 0x1751:
1431 case 0x1821:
1432 case 0x1897:
1433 asus_hides_smbus = 1;
1434 }
1435 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1436 switch (dev->subsystem_device) {
1437 case 0x184b:
1438 case 0x186a:
1439 asus_hides_smbus = 1;
1440 }
1441 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1442 switch (dev->subsystem_device) {
1443 case 0x80f2:
1444 asus_hides_smbus = 1;
1445 }
1446 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1447 switch (dev->subsystem_device) {
1448 case 0x1882:
1449 case 0x1977:
1450 asus_hides_smbus = 1;
1451 }
1452 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1453 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1454 switch (dev->subsystem_device) {
1455 case 0x088C:
1456 case 0x0890:
1457 asus_hides_smbus = 1;
1458 }
1459 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1460 switch (dev->subsystem_device) {
1461 case 0x12bc:
1462 case 0x12bd:
1463 case 0x006a:
1464 asus_hides_smbus = 1;
1465 }
1466 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1467 switch (dev->subsystem_device) {
1468 case 0x12bf:
1469 asus_hides_smbus = 1;
1470 }
1471 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1472 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1473 switch (dev->subsystem_device) {
1474 case 0xC00C:
1475 asus_hides_smbus = 1;
1476 }
1477 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1478 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1479 switch (dev->subsystem_device) {
1480 case 0x0058:
1481 asus_hides_smbus = 1;
1482 }
1483 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1484 switch (dev->subsystem_device) {
1485 case 0xB16C:
1486
1487
1488
1489 asus_hides_smbus = 1;
1490 }
1491 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1492 switch (dev->subsystem_device) {
1493 case 0x00b8:
1494 case 0x00b9:
1495 case 0x00ba:
1496
1497
1498
1499
1500
1501 asus_hides_smbus = 1;
1502 }
1503 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1504 switch (dev->subsystem_device) {
1505 case 0x001A:
1506
1507
1508
1509 asus_hides_smbus = 1;
1510 }
1511 }
1512}
1513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1514DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1515DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1516DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1517DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1518DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1519DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1520DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1521DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1522DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1523
1524DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1525DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1526DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1527
1528static void asus_hides_smbus_lpc(struct pci_dev *dev)
1529{
1530 u16 val;
1531
1532 if (likely(!asus_hides_smbus))
1533 return;
1534
1535 pci_read_config_word(dev, 0xF2, &val);
1536 if (val & 0x8) {
1537 pci_write_config_word(dev, 0xF2, val & (~0x8));
1538 pci_read_config_word(dev, 0xF2, &val);
1539 if (val & 0x8)
1540 pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1541 val);
1542 else
1543 pci_info(dev, "Enabled i801 SMBus device\n");
1544 }
1545}
1546DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1547DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1548DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1549DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1550DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1551DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1552DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1553DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1554DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1555DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1556DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1557DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1558DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1559DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1560
1561
1562static void __iomem *asus_rcba_base;
1563static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1564{
1565 u32 rcba;
1566
1567 if (likely(!asus_hides_smbus))
1568 return;
1569 WARN_ON(asus_rcba_base);
1570
1571 pci_read_config_dword(dev, 0xF0, &rcba);
1572
1573 asus_rcba_base = ioremap(rcba & 0xFFFFC000, 0x4000);
1574 if (asus_rcba_base == NULL)
1575 return;
1576}
1577
1578static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1579{
1580 u32 val;
1581
1582 if (likely(!asus_hides_smbus || !asus_rcba_base))
1583 return;
1584
1585
1586 val = readl(asus_rcba_base + 0x3418);
1587
1588
1589 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
1590}
1591
1592static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1593{
1594 if (likely(!asus_hides_smbus || !asus_rcba_base))
1595 return;
1596
1597 iounmap(asus_rcba_base);
1598 asus_rcba_base = NULL;
1599 pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
1600}
1601
1602static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1603{
1604 asus_hides_smbus_lpc_ich6_suspend(dev);
1605 asus_hides_smbus_lpc_ich6_resume_early(dev);
1606 asus_hides_smbus_lpc_ich6_resume(dev);
1607}
1608DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1609DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1610DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1611DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1612
1613
1614static void quirk_sis_96x_smbus(struct pci_dev *dev)
1615{
1616 u8 val = 0;
1617 pci_read_config_byte(dev, 0x77, &val);
1618 if (val & 0x10) {
1619 pci_info(dev, "Enabling SiS 96x SMBus\n");
1620 pci_write_config_byte(dev, 0x77, val & ~0x10);
1621 }
1622}
1623DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1624DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1625DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1626DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1627DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1628DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1629DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1630DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640#define SIS_DETECT_REGISTER 0x40
1641
1642static void quirk_sis_503(struct pci_dev *dev)
1643{
1644 u8 reg;
1645 u16 devid;
1646
1647 pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®);
1648 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1649 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1650 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1651 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1652 return;
1653 }
1654
1655
1656
1657
1658
1659
1660 dev->device = devid;
1661 quirk_sis_96x_smbus(dev);
1662}
1663DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1664DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1665
1666
1667
1668
1669
1670
1671
1672static void asus_hides_ac97_lpc(struct pci_dev *dev)
1673{
1674 u8 val;
1675 int asus_hides_ac97 = 0;
1676
1677 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1678 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1679 asus_hides_ac97 = 1;
1680 }
1681
1682 if (!asus_hides_ac97)
1683 return;
1684
1685 pci_read_config_byte(dev, 0x50, &val);
1686 if (val & 0xc0) {
1687 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1688 pci_read_config_byte(dev, 0x50, &val);
1689 if (val & 0xc0)
1690 pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1691 val);
1692 else
1693 pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
1694 }
1695}
1696DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1697DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1698
1699#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1700
1701
1702
1703
1704
1705static void quirk_jmicron_ata(struct pci_dev *pdev)
1706{
1707 u32 conf1, conf5, class;
1708 u8 hdr;
1709
1710
1711 if (PCI_FUNC(pdev->devfn))
1712 return;
1713
1714 pci_read_config_dword(pdev, 0x40, &conf1);
1715 pci_read_config_dword(pdev, 0x80, &conf5);
1716
1717 conf1 &= ~0x00CFF302;
1718 conf5 &= ~(1 << 24);
1719
1720 switch (pdev->device) {
1721 case PCI_DEVICE_ID_JMICRON_JMB360:
1722 case PCI_DEVICE_ID_JMICRON_JMB362:
1723 case PCI_DEVICE_ID_JMICRON_JMB364:
1724
1725 conf1 |= 0x0002A100;
1726 break;
1727
1728 case PCI_DEVICE_ID_JMICRON_JMB365:
1729 case PCI_DEVICE_ID_JMICRON_JMB366:
1730
1731 conf5 |= (1 << 24);
1732 fallthrough;
1733 case PCI_DEVICE_ID_JMICRON_JMB361:
1734 case PCI_DEVICE_ID_JMICRON_JMB363:
1735 case PCI_DEVICE_ID_JMICRON_JMB369:
1736
1737
1738 conf1 |= 0x00C2A1B3;
1739 break;
1740
1741 case PCI_DEVICE_ID_JMICRON_JMB368:
1742
1743 conf1 |= 0x00C00000;
1744 break;
1745 }
1746
1747 pci_write_config_dword(pdev, 0x40, conf1);
1748 pci_write_config_dword(pdev, 0x80, conf5);
1749
1750
1751 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1752 pdev->hdr_type = hdr & 0x7f;
1753 pdev->multifunction = !!(hdr & 0x80);
1754
1755 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1756 pdev->class = class >> 8;
1757}
1758DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1759DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1760DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1761DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1762DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1763DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1764DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1765DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1766DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1767DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1768DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1769DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1770DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1771DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1772DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1773DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1774DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1775DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1776
1777#endif
1778
1779static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1780{
1781 if (dev->multifunction) {
1782 device_disable_async_suspend(&dev->dev);
1783 pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1784 }
1785}
1786DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1787DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1788DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1789DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1790
1791#ifdef CONFIG_X86_IO_APIC
1792static void quirk_alder_ioapic(struct pci_dev *pdev)
1793{
1794 int i;
1795
1796 if ((pdev->class >> 8) != 0xff00)
1797 return;
1798
1799
1800
1801
1802
1803
1804 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1805 insert_resource(&iomem_resource, &pdev->resource[0]);
1806
1807
1808
1809
1810
1811 for (i = 1; i < PCI_STD_NUM_BARS; i++)
1812 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1813}
1814DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1815#endif
1816
1817static void quirk_no_msi(struct pci_dev *dev)
1818{
1819 pci_info(dev, "avoiding MSI to work around a hardware defect\n");
1820 dev->no_msi = 1;
1821}
1822DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4386, quirk_no_msi);
1823DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4387, quirk_no_msi);
1824DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4388, quirk_no_msi);
1825DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4389, quirk_no_msi);
1826DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x438a, quirk_no_msi);
1827DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x438b, quirk_no_msi);
1828
1829static void quirk_pcie_mch(struct pci_dev *pdev)
1830{
1831 pdev->no_msi = 1;
1832}
1833DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1834DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1835DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1836
1837DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851static void quirk_huawei_pcie_sva(struct pci_dev *pdev)
1852{
1853 struct property_entry properties[] = {
1854 PROPERTY_ENTRY_BOOL("dma-can-stall"),
1855 {},
1856 };
1857
1858 if (pdev->revision != 0x21 && pdev->revision != 0x30)
1859 return;
1860
1861 pdev->pasid_no_tlp = 1;
1862
1863
1864
1865
1866
1867 if (!pdev->dev.of_node &&
1868 device_create_managed_software_node(&pdev->dev, properties, NULL))
1869 pci_warn(pdev, "could not add stall property");
1870}
1871DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa250, quirk_huawei_pcie_sva);
1872DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa251, quirk_huawei_pcie_sva);
1873DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa255, quirk_huawei_pcie_sva);
1874DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa256, quirk_huawei_pcie_sva);
1875DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa258, quirk_huawei_pcie_sva);
1876DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa259, quirk_huawei_pcie_sva);
1877
1878
1879
1880
1881
1882static void quirk_pcie_pxh(struct pci_dev *dev)
1883{
1884 dev->no_msi = 1;
1885 pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
1886}
1887DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1888DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1889DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1890DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1891DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1892
1893
1894
1895
1896
1897static void quirk_intel_pcie_pm(struct pci_dev *dev)
1898{
1899 pci_pm_d3hot_delay = 120;
1900 dev->no_d1d2 = 1;
1901}
1902DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1903DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1904DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1905DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1906DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1907DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1908DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1909DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1910DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1911DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1913DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1914DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1915DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1916DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1917DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1918DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1919DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1920DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1921DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1922DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1923
1924static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay)
1925{
1926 if (dev->d3hot_delay >= delay)
1927 return;
1928
1929 dev->d3hot_delay = delay;
1930 pci_info(dev, "extending delay after power-on from D3hot to %d msec\n",
1931 dev->d3hot_delay);
1932}
1933
1934static void quirk_radeon_pm(struct pci_dev *dev)
1935{
1936 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1937 dev->subsystem_device == 0x00e2)
1938 quirk_d3hot_delay(dev, 20);
1939}
1940DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev)
1952{
1953 quirk_d3hot_delay(dev, 20);
1954}
1955DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot);
1956DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot);
1957DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1639, quirk_ryzen_xhci_d3hot);
1958
1959#ifdef CONFIG_X86_IO_APIC
1960static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1961{
1962 noioapicreroute = 1;
1963 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1964
1965 return 0;
1966}
1967
1968static const struct dmi_system_id boot_interrupt_dmi_table[] = {
1969
1970
1971
1972 {
1973 .callback = dmi_disable_ioapicreroute,
1974 .ident = "ASUSTek Computer INC. M2N-LR",
1975 .matches = {
1976 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1977 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1978 },
1979 },
1980 {}
1981};
1982
1983
1984
1985
1986
1987
1988
1989static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1990{
1991 dmi_check_system(boot_interrupt_dmi_table);
1992 if (noioapicquirk || noioapicreroute)
1993 return;
1994
1995 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1996 pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
1997 dev->vendor, dev->device);
1998}
1999DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
2000DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
2001DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
2002DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
2003DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
2004DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
2005DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
2006DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
2007DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
2008DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
2009DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
2010DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
2011DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
2012DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
2013DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
2014DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035#define INTEL_6300_IOAPIC_ABAR 0x40
2036#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
2037
2038#define INTEL_CIPINTRC_CFG_OFFSET 0x14C
2039#define INTEL_CIPINTRC_DIS_INTX_ICH (1<<25)
2040
2041static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
2042{
2043 u16 pci_config_word;
2044 u32 pci_config_dword;
2045
2046 if (noioapicquirk)
2047 return;
2048
2049 switch (dev->device) {
2050 case PCI_DEVICE_ID_INTEL_ESB_10:
2051 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2052 &pci_config_word);
2053 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
2054 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2055 pci_config_word);
2056 break;
2057 case 0x3c28:
2058 case 0x0e28:
2059 case 0x2f28:
2060 case 0x6f28:
2061 case 0x2034:
2062 pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2063 &pci_config_dword);
2064 pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH;
2065 pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2066 pci_config_dword);
2067 break;
2068 default:
2069 return;
2070 }
2071 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2072 dev->vendor, dev->device);
2073}
2074
2075
2076
2077
2078DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2079 quirk_disable_intel_boot_interrupt);
2080DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2081 quirk_disable_intel_boot_interrupt);
2082
2083
2084
2085
2086
2087
2088
2089
2090DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x3c28,
2091 quirk_disable_intel_boot_interrupt);
2092DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0e28,
2093 quirk_disable_intel_boot_interrupt);
2094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2f28,
2095 quirk_disable_intel_boot_interrupt);
2096DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x6f28,
2097 quirk_disable_intel_boot_interrupt);
2098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2034,
2099 quirk_disable_intel_boot_interrupt);
2100DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x3c28,
2101 quirk_disable_intel_boot_interrupt);
2102DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x0e28,
2103 quirk_disable_intel_boot_interrupt);
2104DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2f28,
2105 quirk_disable_intel_boot_interrupt);
2106DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x6f28,
2107 quirk_disable_intel_boot_interrupt);
2108DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2034,
2109 quirk_disable_intel_boot_interrupt);
2110
2111
2112#define BC_HT1000_FEATURE_REG 0x64
2113#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
2114#define BC_HT1000_MAP_IDX 0xC00
2115#define BC_HT1000_MAP_DATA 0xC01
2116
2117static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
2118{
2119 u32 pci_config_dword;
2120 u8 irq;
2121
2122 if (noioapicquirk)
2123 return;
2124
2125 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
2126 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
2127 BC_HT1000_PIC_REGS_ENABLE);
2128
2129 for (irq = 0x10; irq < 0x10 + 32; irq++) {
2130 outb(irq, BC_HT1000_MAP_IDX);
2131 outb(0x00, BC_HT1000_MAP_DATA);
2132 }
2133
2134 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
2135
2136 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2137 dev->vendor, dev->device);
2138}
2139DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2140DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2141
2142
2143
2144
2145
2146
2147
2148
2149#define AMD_813X_MISC 0x40
2150#define AMD_813X_NOIOAMODE (1<<0)
2151#define AMD_813X_REV_B1 0x12
2152#define AMD_813X_REV_B2 0x13
2153
2154static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
2155{
2156 u32 pci_config_dword;
2157
2158 if (noioapicquirk)
2159 return;
2160 if ((dev->revision == AMD_813X_REV_B1) ||
2161 (dev->revision == AMD_813X_REV_B2))
2162 return;
2163
2164 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2165 pci_config_dword &= ~AMD_813X_NOIOAMODE;
2166 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2167
2168 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2169 dev->vendor, dev->device);
2170}
2171DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2172DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2173DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2174DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2175
2176#define AMD_8111_PCI_IRQ_ROUTING 0x56
2177
2178static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2179{
2180 u16 pci_config_word;
2181
2182 if (noioapicquirk)
2183 return;
2184
2185 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2186 if (!pci_config_word) {
2187 pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
2188 dev->vendor, dev->device);
2189 return;
2190 }
2191 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
2192 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2193 dev->vendor, dev->device);
2194}
2195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2196DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2197#endif
2198
2199
2200
2201
2202
2203
2204static void quirk_tc86c001_ide(struct pci_dev *dev)
2205{
2206 struct resource *r = &dev->resource[0];
2207
2208 if (r->start & 0x8) {
2209 r->flags |= IORESOURCE_UNSET;
2210 r->start = 0;
2211 r->end = 0xf;
2212 }
2213}
2214DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2215 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2216 quirk_tc86c001_ide);
2217
2218
2219
2220
2221
2222
2223
2224
2225static void quirk_plx_pci9050(struct pci_dev *dev)
2226{
2227 unsigned int bar;
2228
2229
2230 if (dev->revision >= 2)
2231 return;
2232 for (bar = 0; bar <= 1; bar++)
2233 if (pci_resource_len(dev, bar) == 0x80 &&
2234 (pci_resource_start(dev, bar) & 0x80)) {
2235 struct resource *r = &dev->resource[bar];
2236 pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2237 bar);
2238 r->flags |= IORESOURCE_UNSET;
2239 r->start = 0;
2240 r->end = 0xff;
2241 }
2242}
2243DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2244 quirk_plx_pci9050);
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2255DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
2256
2257static void quirk_netmos(struct pci_dev *dev)
2258{
2259 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2260 unsigned int num_serial = dev->subsystem_device & 0xf;
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272 switch (dev->device) {
2273 case PCI_DEVICE_ID_NETMOS_9835:
2274
2275 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2276 dev->subsystem_device == 0x0299)
2277 return;
2278 fallthrough;
2279 case PCI_DEVICE_ID_NETMOS_9735:
2280 case PCI_DEVICE_ID_NETMOS_9745:
2281 case PCI_DEVICE_ID_NETMOS_9845:
2282 case PCI_DEVICE_ID_NETMOS_9855:
2283 if (num_parallel) {
2284 pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2285 dev->device, num_parallel, num_serial);
2286 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2287 (dev->class & 0xff);
2288 }
2289 }
2290}
2291DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2292 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
2293
2294static void quirk_e100_interrupt(struct pci_dev *dev)
2295{
2296 u16 command, pmcsr;
2297 u8 __iomem *csr;
2298 u8 cmd_hi;
2299
2300 switch (dev->device) {
2301
2302 case 0x1029:
2303 case 0x1030 ... 0x1034:
2304 case 0x1038 ... 0x103E:
2305 case 0x1050 ... 0x1057:
2306 case 0x1059:
2307 case 0x1064 ... 0x106B:
2308 case 0x1091 ... 0x1095:
2309 case 0x1209:
2310 case 0x1229:
2311 case 0x2449:
2312 case 0x2459:
2313 case 0x245D:
2314 case 0x27DC:
2315 break;
2316 default:
2317 return;
2318 }
2319
2320
2321
2322
2323
2324
2325
2326
2327 pci_read_config_word(dev, PCI_COMMAND, &command);
2328
2329 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
2330 return;
2331
2332
2333
2334
2335
2336 if (dev->pm_cap) {
2337 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2338 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2339 return;
2340 }
2341
2342
2343 csr = ioremap(pci_resource_start(dev, 0), 8);
2344 if (!csr) {
2345 pci_warn(dev, "Can't map e100 registers\n");
2346 return;
2347 }
2348
2349 cmd_hi = readb(csr + 3);
2350 if (cmd_hi == 0) {
2351 pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
2352 writeb(1, csr + 3);
2353 }
2354
2355 iounmap(csr);
2356}
2357DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2358 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2359
2360
2361
2362
2363
2364static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2365{
2366 pci_info(dev, "Disabling L0s\n");
2367 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2368}
2369DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2370DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2371DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2372DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2373DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2374DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2375DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2376DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2377DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2378DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2379DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2380DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2381DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2382DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2383
2384static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev)
2385{
2386 pci_info(dev, "Disabling ASPM L0s/L1\n");
2387 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
2388}
2389
2390
2391
2392
2393
2394
2395DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1);
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2406{
2407 dev->clear_retrain_link = 1;
2408 pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2409}
2410DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe110, quirk_enable_clear_retrain_link);
2411DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe111, quirk_enable_clear_retrain_link);
2412DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe130, quirk_enable_clear_retrain_link);
2413
2414static void fixup_rev1_53c810(struct pci_dev *dev)
2415{
2416 u32 class = dev->class;
2417
2418
2419
2420
2421
2422 if (class)
2423 return;
2424
2425 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2426 pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2427 class, dev->class);
2428}
2429DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2430
2431
2432static void quirk_p64h2_1k_io(struct pci_dev *dev)
2433{
2434 u16 en1k;
2435
2436 pci_read_config_word(dev, 0x40, &en1k);
2437
2438 if (en1k & 0x200) {
2439 pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2440 dev->io_window_1k = 1;
2441 }
2442}
2443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2444
2445
2446
2447
2448
2449
2450static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2451{
2452 uint8_t b;
2453
2454 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2455 if (!(b & 0x20)) {
2456 pci_write_config_byte(dev, 0xf41, b | 0x20);
2457 pci_info(dev, "Linking AER extended capability\n");
2458 }
2459 }
2460}
2461DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2462 quirk_nvidia_ck804_pcie_aer_ext_cap);
2463DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2464 quirk_nvidia_ck804_pcie_aer_ext_cap);
2465
2466static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2467{
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2480 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2481 uint8_t b;
2482
2483
2484
2485
2486
2487 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2488 if (!p)
2489 return;
2490 pci_dev_put(p);
2491
2492 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2493 if (b & 0x40) {
2494
2495 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2496
2497 pci_info(dev, "Disabling VIA CX700 PCI parking\n");
2498 }
2499 }
2500
2501 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2502 if (b != 0) {
2503
2504 pci_write_config_byte(dev, 0x72, 0x0);
2505
2506
2507 pci_write_config_byte(dev, 0x75, 0x1);
2508
2509
2510 pci_write_config_byte(dev, 0x77, 0x0);
2511
2512 pci_info(dev, "Disabling VIA CX700 PCI caching\n");
2513 }
2514 }
2515}
2516DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2517
2518static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2519{
2520 u32 rev;
2521
2522 pci_read_config_dword(dev, 0xf4, &rev);
2523
2524
2525 if (rev == 0x05719000) {
2526 int readrq = pcie_get_readrq(dev);
2527 if (readrq > 2048)
2528 pcie_set_readrq(dev, 2048);
2529 }
2530}
2531DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2532 PCI_DEVICE_ID_TIGON3_5719,
2533 quirk_brcm_5719_limit_mrrs);
2534
2535
2536
2537
2538
2539
2540
2541static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2542{
2543 u8 reg;
2544
2545 if (pci_read_config_byte(dev, 0xF4, ®) == 0 && !(reg & 0x02)) {
2546 pci_info(dev, "Enabling MCH 'Overflow' Device\n");
2547 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2548 }
2549}
2550DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2551 quirk_unhide_mch_dev6);
2552DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2553 quirk_unhide_mch_dev6);
2554
2555#ifdef CONFIG_PCI_MSI
2556
2557
2558
2559
2560
2561
2562
2563static void quirk_disable_all_msi(struct pci_dev *dev)
2564{
2565 pci_no_msi();
2566 pci_warn(dev, "MSI quirk detected; MSI disabled\n");
2567}
2568DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2570DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2571DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2572DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2573DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2574DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2575DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2576DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SAMSUNG, 0xa5e3, quirk_disable_all_msi);
2577
2578
2579static void quirk_disable_msi(struct pci_dev *dev)
2580{
2581 if (dev->subordinate) {
2582 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2583 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2584 }
2585}
2586DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2587DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2588DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2589
2590
2591
2592
2593
2594
2595
2596static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2597{
2598 struct pci_dev *apc_bridge;
2599
2600 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2601 if (apc_bridge) {
2602 if (apc_bridge->device == 0x9602)
2603 quirk_disable_msi(apc_bridge);
2604 pci_dev_put(apc_bridge);
2605 }
2606}
2607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2608DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2609
2610
2611
2612
2613
2614static int msi_ht_cap_enabled(struct pci_dev *dev)
2615{
2616 int pos, ttl = PCI_FIND_CAP_TTL;
2617
2618 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2619 while (pos && ttl--) {
2620 u8 flags;
2621
2622 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2623 &flags) == 0) {
2624 pci_info(dev, "Found %s HT MSI Mapping\n",
2625 flags & HT_MSI_FLAGS_ENABLE ?
2626 "enabled" : "disabled");
2627 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2628 }
2629
2630 pos = pci_find_next_ht_capability(dev, pos,
2631 HT_CAPTYPE_MSI_MAPPING);
2632 }
2633 return 0;
2634}
2635
2636
2637static void quirk_msi_ht_cap(struct pci_dev *dev)
2638{
2639 if (!msi_ht_cap_enabled(dev))
2640 quirk_disable_msi(dev);
2641}
2642DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2643 quirk_msi_ht_cap);
2644
2645
2646
2647
2648
2649static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2650{
2651 struct pci_dev *pdev;
2652
2653
2654
2655
2656
2657 pdev = pci_get_slot(dev->bus, 0);
2658 if (!pdev)
2659 return;
2660 if (!msi_ht_cap_enabled(pdev))
2661 quirk_msi_ht_cap(dev);
2662 pci_dev_put(pdev);
2663}
2664DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2665 quirk_nvidia_ck804_msi_ht_cap);
2666
2667
2668static void ht_enable_msi_mapping(struct pci_dev *dev)
2669{
2670 int pos, ttl = PCI_FIND_CAP_TTL;
2671
2672 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2673 while (pos && ttl--) {
2674 u8 flags;
2675
2676 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2677 &flags) == 0) {
2678 pci_info(dev, "Enabling HT MSI Mapping\n");
2679
2680 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2681 flags | HT_MSI_FLAGS_ENABLE);
2682 }
2683 pos = pci_find_next_ht_capability(dev, pos,
2684 HT_CAPTYPE_MSI_MAPPING);
2685 }
2686}
2687DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2688 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2689 ht_enable_msi_mapping);
2690DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2691 ht_enable_msi_mapping);
2692
2693
2694
2695
2696
2697
2698static void nvenet_msi_disable(struct pci_dev *dev)
2699{
2700 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2701
2702 if (board_name &&
2703 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2704 strstr(board_name, "P5N32-E SLI"))) {
2705 pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2706 dev->no_msi = 1;
2707 }
2708}
2709DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2710 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2711 nvenet_msi_disable);
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev)
2723{
2724 dev->no_msi = 1;
2725}
2726DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0,
2727 PCI_CLASS_BRIDGE_PCI, 8,
2728 pci_quirk_nvidia_tegra_disable_rp_msi);
2729DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1,
2730 PCI_CLASS_BRIDGE_PCI, 8,
2731 pci_quirk_nvidia_tegra_disable_rp_msi);
2732DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2,
2733 PCI_CLASS_BRIDGE_PCI, 8,
2734 pci_quirk_nvidia_tegra_disable_rp_msi);
2735DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0,
2736 PCI_CLASS_BRIDGE_PCI, 8,
2737 pci_quirk_nvidia_tegra_disable_rp_msi);
2738DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1,
2739 PCI_CLASS_BRIDGE_PCI, 8,
2740 pci_quirk_nvidia_tegra_disable_rp_msi);
2741DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c,
2742 PCI_CLASS_BRIDGE_PCI, 8,
2743 pci_quirk_nvidia_tegra_disable_rp_msi);
2744DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d,
2745 PCI_CLASS_BRIDGE_PCI, 8,
2746 pci_quirk_nvidia_tegra_disable_rp_msi);
2747DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12,
2748 PCI_CLASS_BRIDGE_PCI, 8,
2749 pci_quirk_nvidia_tegra_disable_rp_msi);
2750DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13,
2751 PCI_CLASS_BRIDGE_PCI, 8,
2752 pci_quirk_nvidia_tegra_disable_rp_msi);
2753DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae,
2754 PCI_CLASS_BRIDGE_PCI, 8,
2755 pci_quirk_nvidia_tegra_disable_rp_msi);
2756DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf,
2757 PCI_CLASS_BRIDGE_PCI, 8,
2758 pci_quirk_nvidia_tegra_disable_rp_msi);
2759DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5,
2760 PCI_CLASS_BRIDGE_PCI, 8,
2761 pci_quirk_nvidia_tegra_disable_rp_msi);
2762DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6,
2763 PCI_CLASS_BRIDGE_PCI, 8,
2764 pci_quirk_nvidia_tegra_disable_rp_msi);
2765DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x229a,
2766 PCI_CLASS_BRIDGE_PCI, 8,
2767 pci_quirk_nvidia_tegra_disable_rp_msi);
2768DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x229c,
2769 PCI_CLASS_BRIDGE_PCI, 8,
2770 pci_quirk_nvidia_tegra_disable_rp_msi);
2771DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x229e,
2772 PCI_CLASS_BRIDGE_PCI, 8,
2773 pci_quirk_nvidia_tegra_disable_rp_msi);
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2786{
2787 u32 cfg;
2788
2789 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2790 return;
2791
2792 pci_read_config_dword(dev, 0x74, &cfg);
2793
2794 if (cfg & ((1 << 2) | (1 << 15))) {
2795 pr_info("Rewriting IRQ routing register on MCP55\n");
2796 cfg &= ~((1 << 2) | (1 << 15));
2797 pci_write_config_dword(dev, 0x74, cfg);
2798 }
2799}
2800DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2801 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2802 nvbridge_check_legacy_irq_routing);
2803DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2804 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2805 nvbridge_check_legacy_irq_routing);
2806
2807static int ht_check_msi_mapping(struct pci_dev *dev)
2808{
2809 int pos, ttl = PCI_FIND_CAP_TTL;
2810 int found = 0;
2811
2812
2813 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2814 while (pos && ttl--) {
2815 u8 flags;
2816
2817 if (found < 1)
2818 found = 1;
2819 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2820 &flags) == 0) {
2821 if (flags & HT_MSI_FLAGS_ENABLE) {
2822 if (found < 2) {
2823 found = 2;
2824 break;
2825 }
2826 }
2827 }
2828 pos = pci_find_next_ht_capability(dev, pos,
2829 HT_CAPTYPE_MSI_MAPPING);
2830 }
2831
2832 return found;
2833}
2834
2835static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2836{
2837 struct pci_dev *dev;
2838 int pos;
2839 int i, dev_no;
2840 int found = 0;
2841
2842 dev_no = host_bridge->devfn >> 3;
2843 for (i = dev_no + 1; i < 0x20; i++) {
2844 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2845 if (!dev)
2846 continue;
2847
2848
2849 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2850 if (pos != 0) {
2851 pci_dev_put(dev);
2852 break;
2853 }
2854
2855 if (ht_check_msi_mapping(dev)) {
2856 found = 1;
2857 pci_dev_put(dev);
2858 break;
2859 }
2860 pci_dev_put(dev);
2861 }
2862
2863 return found;
2864}
2865
2866#define PCI_HT_CAP_SLAVE_CTRL0 4
2867#define PCI_HT_CAP_SLAVE_CTRL1 8
2868
2869static int is_end_of_ht_chain(struct pci_dev *dev)
2870{
2871 int pos, ctrl_off;
2872 int end = 0;
2873 u16 flags, ctrl;
2874
2875 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2876
2877 if (!pos)
2878 goto out;
2879
2880 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2881
2882 ctrl_off = ((flags >> 10) & 1) ?
2883 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2884 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2885
2886 if (ctrl & (1 << 6))
2887 end = 1;
2888
2889out:
2890 return end;
2891}
2892
2893static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2894{
2895 struct pci_dev *host_bridge;
2896 int pos;
2897 int i, dev_no;
2898 int found = 0;
2899
2900 dev_no = dev->devfn >> 3;
2901 for (i = dev_no; i >= 0; i--) {
2902 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2903 if (!host_bridge)
2904 continue;
2905
2906 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2907 if (pos != 0) {
2908 found = 1;
2909 break;
2910 }
2911 pci_dev_put(host_bridge);
2912 }
2913
2914 if (!found)
2915 return;
2916
2917
2918 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2919 host_bridge_with_leaf(host_bridge))
2920 goto out;
2921
2922
2923 if (msi_ht_cap_enabled(host_bridge))
2924 goto out;
2925
2926 ht_enable_msi_mapping(dev);
2927
2928out:
2929 pci_dev_put(host_bridge);
2930}
2931
2932static void ht_disable_msi_mapping(struct pci_dev *dev)
2933{
2934 int pos, ttl = PCI_FIND_CAP_TTL;
2935
2936 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2937 while (pos && ttl--) {
2938 u8 flags;
2939
2940 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2941 &flags) == 0) {
2942 pci_info(dev, "Disabling HT MSI Mapping\n");
2943
2944 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2945 flags & ~HT_MSI_FLAGS_ENABLE);
2946 }
2947 pos = pci_find_next_ht_capability(dev, pos,
2948 HT_CAPTYPE_MSI_MAPPING);
2949 }
2950}
2951
2952static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2953{
2954 struct pci_dev *host_bridge;
2955 int pos;
2956 int found;
2957
2958 if (!pci_msi_enabled())
2959 return;
2960
2961
2962 found = ht_check_msi_mapping(dev);
2963
2964
2965 if (found == 0)
2966 return;
2967
2968
2969
2970
2971
2972 host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2973 PCI_DEVFN(0, 0));
2974 if (host_bridge == NULL) {
2975 pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2976 return;
2977 }
2978
2979 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2980 if (pos != 0) {
2981
2982 if (found == 1) {
2983
2984 if (all)
2985 ht_enable_msi_mapping(dev);
2986 else
2987 nv_ht_enable_msi_mapping(dev);
2988 }
2989 goto out;
2990 }
2991
2992
2993 if (found == 1)
2994 goto out;
2995
2996
2997 ht_disable_msi_mapping(dev);
2998
2999out:
3000 pci_dev_put(host_bridge);
3001}
3002
3003static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
3004{
3005 return __nv_msi_ht_cap_quirk(dev, 1);
3006}
3007DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
3008DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
3009
3010static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
3011{
3012 return __nv_msi_ht_cap_quirk(dev, 0);
3013}
3014DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
3015DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
3016
3017static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
3018{
3019 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3020}
3021
3022static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
3023{
3024 struct pci_dev *p;
3025
3026
3027
3028
3029
3030
3031 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3032 NULL);
3033 if (!p)
3034 return;
3035
3036 if ((p->revision < 0x3B) && (p->revision >= 0x30))
3037 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3038 pci_dev_put(p);
3039}
3040
3041static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
3042{
3043
3044 if (dev->revision < 0x18) {
3045 pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
3046 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3047 }
3048}
3049DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3050 PCI_DEVICE_ID_TIGON3_5780,
3051 quirk_msi_intx_disable_bug);
3052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3053 PCI_DEVICE_ID_TIGON3_5780S,
3054 quirk_msi_intx_disable_bug);
3055DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3056 PCI_DEVICE_ID_TIGON3_5714,
3057 quirk_msi_intx_disable_bug);
3058DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3059 PCI_DEVICE_ID_TIGON3_5714S,
3060 quirk_msi_intx_disable_bug);
3061DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3062 PCI_DEVICE_ID_TIGON3_5715,
3063 quirk_msi_intx_disable_bug);
3064DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3065 PCI_DEVICE_ID_TIGON3_5715S,
3066 quirk_msi_intx_disable_bug);
3067
3068DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
3069 quirk_msi_intx_disable_ati_bug);
3070DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
3071 quirk_msi_intx_disable_ati_bug);
3072DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
3073 quirk_msi_intx_disable_ati_bug);
3074DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
3075 quirk_msi_intx_disable_ati_bug);
3076DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
3077 quirk_msi_intx_disable_ati_bug);
3078
3079DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
3080 quirk_msi_intx_disable_bug);
3081DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
3082 quirk_msi_intx_disable_bug);
3083DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
3084 quirk_msi_intx_disable_bug);
3085
3086DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
3087 quirk_msi_intx_disable_bug);
3088DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
3089 quirk_msi_intx_disable_bug);
3090DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
3091 quirk_msi_intx_disable_bug);
3092DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
3093 quirk_msi_intx_disable_bug);
3094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
3095 quirk_msi_intx_disable_bug);
3096DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
3097 quirk_msi_intx_disable_bug);
3098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
3099 quirk_msi_intx_disable_qca_bug);
3100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
3101 quirk_msi_intx_disable_qca_bug);
3102DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
3103 quirk_msi_intx_disable_qca_bug);
3104DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
3105 quirk_msi_intx_disable_qca_bug);
3106DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
3107 quirk_msi_intx_disable_qca_bug);
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119static void quirk_al_msi_disable(struct pci_dev *dev)
3120{
3121 dev->no_msi = 1;
3122 pci_warn(dev, "Disabling MSI/MSI-X\n");
3123}
3124DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031,
3125 PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable);
3126#endif
3127
3128
3129
3130
3131
3132
3133
3134
3135static void quirk_hotplug_bridge(struct pci_dev *dev)
3136{
3137 dev->is_hotplug_bridge = 1;
3138}
3139DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166#ifdef CONFIG_MMC_RICOH_MMC
3167static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
3168{
3169 u8 write_enable;
3170 u8 write_target;
3171 u8 disable;
3172
3173
3174
3175
3176
3177
3178 if (PCI_FUNC(dev->devfn))
3179 return;
3180
3181 pci_read_config_byte(dev, 0xB7, &disable);
3182 if (disable & 0x02)
3183 return;
3184
3185 pci_read_config_byte(dev, 0x8E, &write_enable);
3186 pci_write_config_byte(dev, 0x8E, 0xAA);
3187 pci_read_config_byte(dev, 0x8D, &write_target);
3188 pci_write_config_byte(dev, 0x8D, 0xB7);
3189 pci_write_config_byte(dev, 0xB7, disable | 0x02);
3190 pci_write_config_byte(dev, 0x8E, write_enable);
3191 pci_write_config_byte(dev, 0x8D, write_target);
3192
3193 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
3194 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3195}
3196DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3197DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3198
3199static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
3200{
3201 u8 write_enable;
3202 u8 disable;
3203
3204
3205
3206
3207
3208
3209 if (PCI_FUNC(dev->devfn))
3210 return;
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3224 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
3225 pci_write_config_byte(dev, 0xf9, 0xfc);
3226 pci_write_config_byte(dev, 0x150, 0x10);
3227 pci_write_config_byte(dev, 0xf9, 0x00);
3228 pci_write_config_byte(dev, 0xfc, 0x01);
3229 pci_write_config_byte(dev, 0xe1, 0x32);
3230 pci_write_config_byte(dev, 0xfc, 0x00);
3231
3232 pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
3233 }
3234
3235 pci_read_config_byte(dev, 0xCB, &disable);
3236
3237 if (disable & 0x02)
3238 return;
3239
3240 pci_read_config_byte(dev, 0xCA, &write_enable);
3241 pci_write_config_byte(dev, 0xCA, 0x57);
3242 pci_write_config_byte(dev, 0xCB, disable | 0x02);
3243 pci_write_config_byte(dev, 0xCA, write_enable);
3244
3245 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3246 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3247
3248}
3249DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3250DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3251DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3252DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3253DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3254DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3255#endif
3256
3257#ifdef CONFIG_DMAR_TABLE
3258#define VTUNCERRMSK_REG 0x1ac
3259#define VTD_MSK_SPEC_ERRORS (1 << 31)
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270static void vtd_mask_spec_errors(struct pci_dev *dev)
3271{
3272 u32 word;
3273
3274 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3275 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3276}
3277DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3278DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3279#endif
3280
3281static void fixup_ti816x_class(struct pci_dev *dev)
3282{
3283 u32 class = dev->class;
3284
3285
3286 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3287 pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
3288 class, dev->class);
3289}
3290DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
3291 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
3292
3293
3294
3295
3296
3297static void fixup_mpss_256(struct pci_dev *dev)
3298{
3299 dev->pcie_mpss = 1;
3300}
3301DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3302 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3303DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3304 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3305DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3306 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3307DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ASMEDIA, 0x0612, fixup_mpss_256);
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317static void quirk_intel_mc_errata(struct pci_dev *dev)
3318{
3319 int err;
3320 u16 rcc;
3321
3322 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3323 pcie_bus_config == PCIE_BUS_DEFAULT)
3324 return;
3325
3326
3327
3328
3329
3330
3331 err = pci_read_config_word(dev, 0x48, &rcc);
3332 if (err) {
3333 pci_err(dev, "Error attempting to read the read completion coalescing register\n");
3334 return;
3335 }
3336
3337 if (!(rcc & (1 << 10)))
3338 return;
3339
3340 rcc &= ~(1 << 10);
3341
3342 err = pci_write_config_word(dev, 0x48, rcc);
3343 if (err) {
3344 pci_err(dev, "Error attempting to write the read completion coalescing register\n");
3345 return;
3346 }
3347
3348 pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3349}
3350
3351DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3353DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3354DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3355DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3356DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3357DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3358DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3359DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3360DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3361DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3362DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3363DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3364DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3365
3366DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3369DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3370DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3371DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3372DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3373DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3374DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3375DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3376DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3377
3378
3379
3380
3381
3382
3383static void quirk_intel_ntb(struct pci_dev *dev)
3384{
3385 int rc;
3386 u8 val;
3387
3388 rc = pci_read_config_byte(dev, 0x00D0, &val);
3389 if (rc)
3390 return;
3391
3392 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3393
3394 rc = pci_read_config_byte(dev, 0x00D1, &val);
3395 if (rc)
3396 return;
3397
3398 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3399}
3400DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3401DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415#define I915_DEIER_REG 0x4400c
3416static void disable_igfx_irq(struct pci_dev *dev)
3417{
3418 void __iomem *regs = pci_iomap(dev, 0, 0);
3419 if (regs == NULL) {
3420 pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
3421 return;
3422 }
3423
3424
3425 if (readl(regs + I915_DEIER_REG) != 0) {
3426 pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3427
3428 writel(0, regs + I915_DEIER_REG);
3429 }
3430
3431 pci_iounmap(dev, regs);
3432}
3433DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3434DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3435DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
3436DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3437DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
3438DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3439DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3440
3441
3442
3443
3444
3445static void quirk_remove_d3hot_delay(struct pci_dev *dev)
3446{
3447 dev->d3hot_delay = 0;
3448}
3449
3450DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3hot_delay);
3451DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3hot_delay);
3452DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3hot_delay);
3453
3454DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3hot_delay);
3455DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3hot_delay);
3456DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3hot_delay);
3457DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3hot_delay);
3458DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3hot_delay);
3459DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3hot_delay);
3460DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3hot_delay);
3461DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3hot_delay);
3462DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3hot_delay);
3463DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3hot_delay);
3464DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3hot_delay);
3465
3466DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3hot_delay);
3467DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3hot_delay);
3468DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3hot_delay);
3469DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3hot_delay);
3470DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3hot_delay);
3471DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3hot_delay);
3472DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3hot_delay);
3473DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3hot_delay);
3474DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3hot_delay);
3475
3476
3477
3478
3479
3480
3481static void quirk_broken_intx_masking(struct pci_dev *dev)
3482{
3483 dev->broken_intx_masking = 1;
3484}
3485DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3486 quirk_broken_intx_masking);
3487DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601,
3488 quirk_broken_intx_masking);
3489DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004,
3490 quirk_broken_intx_masking);
3491
3492
3493
3494
3495
3496
3497
3498DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3499 quirk_broken_intx_masking);
3500
3501
3502
3503
3504
3505DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3506DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3507DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3508DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3509DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3510DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3511DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3512DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3513DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3514DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3515DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3516DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3517DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3518DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3519DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3520DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
3521
3522static u16 mellanox_broken_intx_devs[] = {
3523 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3524 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3525 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3526 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3527 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3528 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3529 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3530 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3531 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3532 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3533 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3534 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3535 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3536 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3537};
3538
3539#define CONNECTX_4_CURR_MAX_MINOR 99
3540#define CONNECTX_4_INTX_SUPPORT_MINOR 14
3541
3542
3543
3544
3545
3546
3547
3548static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3549{
3550 __be32 __iomem *fw_ver;
3551 u16 fw_major;
3552 u16 fw_minor;
3553 u16 fw_subminor;
3554 u32 fw_maj_min;
3555 u32 fw_sub_min;
3556 int i;
3557
3558 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3559 if (pdev->device == mellanox_broken_intx_devs[i]) {
3560 pdev->broken_intx_masking = 1;
3561 return;
3562 }
3563 }
3564
3565
3566
3567
3568
3569 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3570 return;
3571
3572 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3573 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3574 return;
3575
3576
3577 if (pci_enable_device_mem(pdev)) {
3578 pci_warn(pdev, "Can't enable device memory\n");
3579 return;
3580 }
3581
3582 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3583 if (!fw_ver) {
3584 pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
3585 goto out;
3586 }
3587
3588
3589 fw_maj_min = ioread32be(fw_ver);
3590 fw_sub_min = ioread32be(fw_ver + 1);
3591 fw_major = fw_maj_min & 0xffff;
3592 fw_minor = fw_maj_min >> 16;
3593 fw_subminor = fw_sub_min & 0xffff;
3594 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3595 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3596 pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3597 fw_major, fw_minor, fw_subminor, pdev->device ==
3598 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3599 pdev->broken_intx_masking = 1;
3600 }
3601
3602 iounmap(fw_ver);
3603
3604out:
3605 pci_disable_device(pdev);
3606}
3607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3608 mellanox_check_broken_intx_masking);
3609
3610static void quirk_no_bus_reset(struct pci_dev *dev)
3611{
3612 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3613}
3614
3615
3616
3617
3618
3619static void quirk_nvidia_no_bus_reset(struct pci_dev *dev)
3620{
3621 if ((dev->device & 0xffc0) == 0x2340)
3622 quirk_no_bus_reset(dev);
3623}
3624DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
3625 quirk_nvidia_no_bus_reset);
3626
3627
3628
3629
3630
3631
3632
3633
3634DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3635DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3636DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3637DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3638DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
3639DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003e, quirk_no_bus_reset);
3640
3641
3642
3643
3644
3645
3646DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0xb005, quirk_no_bus_reset);
3657
3658static void quirk_no_pm_reset(struct pci_dev *dev)
3659{
3660
3661
3662
3663
3664 if (!pci_is_root_bus(dev->bus))
3665 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3666}
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3677 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3678
3679
3680
3681
3682
3683
3684static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3685{
3686 if (pdev->is_hotplug_bridge &&
3687 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3688 pdev->revision <= 1))
3689 pdev->no_msi = 1;
3690}
3691DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3692 quirk_thunderbolt_hotplug_msi);
3693DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3694 quirk_thunderbolt_hotplug_msi);
3695DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3696 quirk_thunderbolt_hotplug_msi);
3697DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3698 quirk_thunderbolt_hotplug_msi);
3699DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3700 quirk_thunderbolt_hotplug_msi);
3701
3702#ifdef CONFIG_ACPI
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3719{
3720 acpi_handle bridge, SXIO, SXFP, SXLV;
3721
3722 if (!x86_apple_machine)
3723 return;
3724 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3725 return;
3726
3727
3728
3729
3730
3731
3732
3733 if (!pm_suspend_via_firmware())
3734 return;
3735
3736 bridge = ACPI_HANDLE(&dev->dev);
3737 if (!bridge)
3738 return;
3739
3740
3741
3742
3743
3744
3745
3746
3747 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3748 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3749 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3750 return;
3751 pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
3752
3753
3754 acpi_execute_simple_method(SXIO, NULL, 1);
3755 acpi_execute_simple_method(SXFP, NULL, 0);
3756 msleep(300);
3757 acpi_execute_simple_method(SXLV, NULL, 0);
3758 acpi_execute_simple_method(SXIO, NULL, 0);
3759 acpi_execute_simple_method(SXLV, NULL, 0);
3760}
3761DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3762 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3763 quirk_apple_poweroff_thunderbolt);
3764#endif
3765
3766
3767
3768
3769
3770
3771static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, bool probe)
3772{
3773
3774
3775
3776
3777
3778
3779
3780
3781 if (!probe)
3782 pcie_flr(dev);
3783 return 0;
3784}
3785
3786#define SOUTH_CHICKEN2 0xc2004
3787#define PCH_PP_STATUS 0xc7200
3788#define PCH_PP_CONTROL 0xc7204
3789#define MSG_CTL 0x45010
3790#define NSDE_PWR_STATE 0xd0100
3791#define IGD_OPERATION_TIMEOUT 10000
3792
3793static int reset_ivb_igd(struct pci_dev *dev, bool probe)
3794{
3795 void __iomem *mmio_base;
3796 unsigned long timeout;
3797 u32 val;
3798
3799 if (probe)
3800 return 0;
3801
3802 mmio_base = pci_iomap(dev, 0, 0);
3803 if (!mmio_base)
3804 return -ENOMEM;
3805
3806 iowrite32(0x00000002, mmio_base + MSG_CTL);
3807
3808
3809
3810
3811
3812
3813
3814 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3815
3816 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3817 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3818
3819 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3820 do {
3821 val = ioread32(mmio_base + PCH_PP_STATUS);
3822 if ((val & 0xb0000000) == 0)
3823 goto reset_complete;
3824 msleep(10);
3825 } while (time_before(jiffies, timeout));
3826 pci_warn(dev, "timeout during reset\n");
3827
3828reset_complete:
3829 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3830
3831 pci_iounmap(dev, mmio_base);
3832 return 0;
3833}
3834
3835
3836static int reset_chelsio_generic_dev(struct pci_dev *dev, bool probe)
3837{
3838 u16 old_command;
3839 u16 msix_flags;
3840
3841
3842
3843
3844
3845 if ((dev->device & 0xf000) != 0x4000)
3846 return -ENOTTY;
3847
3848
3849
3850
3851
3852 if (probe)
3853 return 0;
3854
3855
3856
3857
3858
3859
3860
3861 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3862 pci_write_config_word(dev, PCI_COMMAND,
3863 old_command | PCI_COMMAND_MASTER);
3864
3865
3866
3867
3868
3869 pci_save_state(dev);
3870
3871
3872
3873
3874
3875
3876
3877
3878 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3879 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3880 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3881 msix_flags |
3882 PCI_MSIX_FLAGS_ENABLE |
3883 PCI_MSIX_FLAGS_MASKALL);
3884
3885 pcie_flr(dev);
3886
3887
3888
3889
3890
3891
3892 pci_restore_state(dev);
3893 pci_write_config_word(dev, PCI_COMMAND, old_command);
3894 return 0;
3895}
3896
3897#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3898#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3899#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914static int nvme_disable_and_flr(struct pci_dev *dev, bool probe)
3915{
3916 void __iomem *bar;
3917 u16 cmd;
3918 u32 cfg;
3919
3920 if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3921 pcie_reset_flr(dev, PCI_RESET_PROBE) || !pci_resource_start(dev, 0))
3922 return -ENOTTY;
3923
3924 if (probe)
3925 return 0;
3926
3927 bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3928 if (!bar)
3929 return -ENOTTY;
3930
3931 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3932 pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3933
3934 cfg = readl(bar + NVME_REG_CC);
3935
3936
3937 if (cfg & NVME_CC_ENABLE) {
3938 u32 cap = readl(bar + NVME_REG_CAP);
3939 unsigned long timeout;
3940
3941
3942
3943
3944
3945
3946 cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3947
3948 writel(cfg, bar + NVME_REG_CC);
3949
3950
3951
3952
3953
3954
3955
3956
3957 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3958
3959 for (;;) {
3960 u32 status = readl(bar + NVME_REG_CSTS);
3961
3962
3963 if (!(status & NVME_CSTS_RDY))
3964 break;
3965
3966 msleep(100);
3967
3968 if (time_after(jiffies, timeout)) {
3969 pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
3970 break;
3971 }
3972 }
3973 }
3974
3975 pci_iounmap(dev, bar);
3976
3977 pcie_flr(dev);
3978
3979 return 0;
3980}
3981
3982
3983
3984
3985
3986
3987
3988static int delay_250ms_after_flr(struct pci_dev *dev, bool probe)
3989{
3990 if (probe)
3991 return pcie_reset_flr(dev, PCI_RESET_PROBE);
3992
3993 pcie_reset_flr(dev, PCI_RESET_DO_RESET);
3994
3995 msleep(250);
3996
3997 return 0;
3998}
3999
4000#define PCI_DEVICE_ID_HINIC_VF 0x375E
4001#define HINIC_VF_FLR_TYPE 0x1000
4002#define HINIC_VF_FLR_CAP_BIT (1UL << 30)
4003#define HINIC_VF_OP 0xE80
4004#define HINIC_VF_FLR_PROC_BIT (1UL << 18)
4005#define HINIC_OPERATION_TIMEOUT 15000
4006
4007
4008static int reset_hinic_vf_dev(struct pci_dev *pdev, bool probe)
4009{
4010 unsigned long timeout;
4011 void __iomem *bar;
4012 u32 val;
4013
4014 if (probe)
4015 return 0;
4016
4017 bar = pci_iomap(pdev, 0, 0);
4018 if (!bar)
4019 return -ENOTTY;
4020
4021
4022 val = ioread32be(bar + HINIC_VF_FLR_TYPE);
4023 if (!(val & HINIC_VF_FLR_CAP_BIT)) {
4024 pci_iounmap(pdev, bar);
4025 return -ENOTTY;
4026 }
4027
4028
4029 val = ioread32be(bar + HINIC_VF_OP);
4030 val = val | HINIC_VF_FLR_PROC_BIT;
4031 iowrite32be(val, bar + HINIC_VF_OP);
4032
4033 pcie_flr(pdev);
4034
4035
4036
4037
4038
4039
4040 pci_write_config_word(pdev, PCI_VENDOR_ID, 0);
4041
4042
4043 timeout = jiffies + msecs_to_jiffies(HINIC_OPERATION_TIMEOUT);
4044 do {
4045 val = ioread32be(bar + HINIC_VF_OP);
4046 if (!(val & HINIC_VF_FLR_PROC_BIT))
4047 goto reset_complete;
4048 msleep(20);
4049 } while (time_before(jiffies, timeout));
4050
4051 val = ioread32be(bar + HINIC_VF_OP);
4052 if (!(val & HINIC_VF_FLR_PROC_BIT))
4053 goto reset_complete;
4054
4055 pci_warn(pdev, "Reset dev timeout, FLR ack reg: %#010x\n", val);
4056
4057reset_complete:
4058 pci_iounmap(pdev, bar);
4059
4060 return 0;
4061}
4062
4063static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
4064 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
4065 reset_intel_82599_sfp_virtfn },
4066 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
4067 reset_ivb_igd },
4068 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
4069 reset_ivb_igd },
4070 { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
4071 { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
4072 { PCI_VENDOR_ID_INTEL, 0x0a54, delay_250ms_after_flr },
4073 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4074 reset_chelsio_generic_dev },
4075 { PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HINIC_VF,
4076 reset_hinic_vf_dev },
4077 { 0 }
4078};
4079
4080
4081
4082
4083
4084
4085int pci_dev_specific_reset(struct pci_dev *dev, bool probe)
4086{
4087 const struct pci_dev_reset_methods *i;
4088
4089 for (i = pci_dev_reset_methods; i->reset; i++) {
4090 if ((i->vendor == dev->vendor ||
4091 i->vendor == (u16)PCI_ANY_ID) &&
4092 (i->device == dev->device ||
4093 i->device == (u16)PCI_ANY_ID))
4094 return i->reset(dev, probe);
4095 }
4096
4097 return -ENOTTY;
4098}
4099
4100static void quirk_dma_func0_alias(struct pci_dev *dev)
4101{
4102 if (PCI_FUNC(dev->devfn) != 0)
4103 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1);
4104}
4105
4106
4107
4108
4109
4110
4111DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
4112DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
4113
4114static void quirk_dma_func1_alias(struct pci_dev *dev)
4115{
4116 if (PCI_FUNC(dev->devfn) != 1)
4117 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1);
4118}
4119
4120
4121
4122
4123
4124
4125
4126DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
4127 quirk_dma_func1_alias);
4128DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
4129 quirk_dma_func1_alias);
4130
4131DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9125,
4132 quirk_dma_func1_alias);
4133DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
4134 quirk_dma_func1_alias);
4135
4136DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
4137 quirk_dma_func1_alias);
4138DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
4139 quirk_dma_func1_alias);
4140
4141DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
4142 quirk_dma_func1_alias);
4143
4144DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
4145 quirk_dma_func1_alias);
4146
4147DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
4148 quirk_dma_func1_alias);
4149
4150DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
4151 quirk_dma_func1_alias);
4152
4153DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
4154 quirk_dma_func1_alias);
4155
4156DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9215,
4157 quirk_dma_func1_alias);
4158
4159DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
4160 quirk_dma_func1_alias);
4161
4162DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
4163 quirk_dma_func1_alias);
4164DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
4165 quirk_dma_func1_alias);
4166DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
4167 quirk_dma_func1_alias);
4168
4169DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
4170 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
4171 quirk_dma_func1_alias);
4172
4173DECLARE_PCI_FIXUP_HEADER(0x1c28,
4174 0x0122,
4175 quirk_dma_func1_alias);
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192static const struct pci_device_id fixed_dma_alias_tbl[] = {
4193 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4194 PCI_VENDOR_ID_ADAPTEC2, 0x02bb),
4195 .driver_data = PCI_DEVFN(1, 0) },
4196 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4197 PCI_VENDOR_ID_ADAPTEC2, 0x02bc),
4198 .driver_data = PCI_DEVFN(1, 0) },
4199 { 0 }
4200};
4201
4202static void quirk_fixed_dma_alias(struct pci_dev *dev)
4203{
4204 const struct pci_device_id *id;
4205
4206 id = pci_match_id(fixed_dma_alias_tbl, dev);
4207 if (id)
4208 pci_add_dma_alias(dev, id->driver_data, 1);
4209}
4210DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
4222{
4223 if (!pci_is_root_bus(pdev->bus) &&
4224 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4225 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
4226 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
4227 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
4228}
4229
4230DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
4231 quirk_use_pcie_bridge_dma_alias);
4232
4233DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
4234
4235DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
4236
4237DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
4238
4239DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
4240
4241
4242
4243
4244
4245
4246
4247static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
4248{
4249 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1);
4250 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1);
4251 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1);
4252}
4253DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
4254DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270static void quirk_pex_vca_alias(struct pci_dev *pdev)
4271{
4272 const unsigned int num_pci_slots = 0x20;
4273 unsigned int slot;
4274
4275 for (slot = 0; slot < num_pci_slots; slot++)
4276 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5);
4277}
4278DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias);
4279DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias);
4280DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias);
4281DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias);
4282DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias);
4283DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias);
4284
4285
4286
4287
4288
4289
4290static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4291{
4292 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4293}
4294DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4295 quirk_bridge_cavm_thrx2_pcie_root);
4296DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4297 quirk_bridge_cavm_thrx2_pcie_root);
4298
4299
4300
4301
4302
4303static void quirk_tw686x_class(struct pci_dev *pdev)
4304{
4305 u32 class = pdev->class;
4306
4307
4308 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4309 pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4310 class, pdev->class);
4311}
4312DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
4313 quirk_tw686x_class);
4314DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
4315 quirk_tw686x_class);
4316DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
4317 quirk_tw686x_class);
4318DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
4319 quirk_tw686x_class);
4320
4321
4322
4323
4324
4325
4326static void quirk_relaxedordering_disable(struct pci_dev *dev)
4327{
4328 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4329 pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4330}
4331
4332
4333
4334
4335
4336
4337DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4338 quirk_relaxedordering_disable);
4339DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4340 quirk_relaxedordering_disable);
4341DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4342 quirk_relaxedordering_disable);
4343DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4344 quirk_relaxedordering_disable);
4345DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4346 quirk_relaxedordering_disable);
4347DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4348 quirk_relaxedordering_disable);
4349DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4350 quirk_relaxedordering_disable);
4351DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4352 quirk_relaxedordering_disable);
4353DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4354 quirk_relaxedordering_disable);
4355