1
2
3
4
5
6
7
8#include <linux/pci.h>
9#include <linux/tcp.h>
10#include <linux/ip.h>
11#include <linux/in.h>
12#include <linux/ipv6.h>
13#include <linux/slab.h>
14#include <net/ipv6.h>
15#include <linux/if_ether.h>
16#include <linux/highmem.h>
17#include <linux/cache.h>
18#include "net_driver.h"
19#include "efx.h"
20#include "io.h"
21#include "nic.h"
22#include "tx.h"
23#include "tx_common.h"
24#include "workarounds.h"
25#include "ef10_regs.h"
26
27#ifdef EFX_USE_PIO
28
29#define EFX_PIOBUF_SIZE_DEF ALIGN(256, L1_CACHE_BYTES)
30unsigned int efx_piobuf_size __read_mostly = EFX_PIOBUF_SIZE_DEF;
31
32#endif
33
34static inline u8 *efx_tx_get_copy_buffer(struct efx_tx_queue *tx_queue,
35 struct efx_tx_buffer *buffer)
36{
37 unsigned int index = efx_tx_queue_get_insert_index(tx_queue);
38 struct efx_buffer *page_buf =
39 &tx_queue->cb_page[index >> (PAGE_SHIFT - EFX_TX_CB_ORDER)];
40 unsigned int offset =
41 ((index << EFX_TX_CB_ORDER) + NET_IP_ALIGN) & (PAGE_SIZE - 1);
42
43 if (unlikely(!page_buf->addr) &&
44 efx_nic_alloc_buffer(tx_queue->efx, page_buf, PAGE_SIZE,
45 GFP_ATOMIC))
46 return NULL;
47 buffer->dma_addr = page_buf->dma_addr + offset;
48 buffer->unmap_len = 0;
49 return (u8 *)page_buf->addr + offset;
50}
51
52u8 *efx_tx_get_copy_buffer_limited(struct efx_tx_queue *tx_queue,
53 struct efx_tx_buffer *buffer, size_t len)
54{
55 if (len > EFX_TX_CB_SIZE)
56 return NULL;
57 return efx_tx_get_copy_buffer(tx_queue, buffer);
58}
59
60static void efx_tx_maybe_stop_queue(struct efx_tx_queue *txq1)
61{
62
63 struct efx_nic *efx = txq1->efx;
64 struct efx_tx_queue *txq2;
65 unsigned int fill_level;
66
67 fill_level = efx_channel_tx_old_fill_level(txq1->channel);
68 if (likely(fill_level < efx->txq_stop_thresh))
69 return;
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85 netif_tx_stop_queue(txq1->core_txq);
86 smp_mb();
87 efx_for_each_channel_tx_queue(txq2, txq1->channel)
88 txq2->old_read_count = READ_ONCE(txq2->read_count);
89
90 fill_level = efx_channel_tx_old_fill_level(txq1->channel);
91 EFX_WARN_ON_ONCE_PARANOID(fill_level >= efx->txq_entries);
92 if (likely(fill_level < efx->txq_stop_thresh)) {
93 smp_mb();
94 if (likely(!efx->loopback_selftest))
95 netif_tx_start_queue(txq1->core_txq);
96 }
97}
98
99static int efx_enqueue_skb_copy(struct efx_tx_queue *tx_queue,
100 struct sk_buff *skb)
101{
102 unsigned int copy_len = skb->len;
103 struct efx_tx_buffer *buffer;
104 u8 *copy_buffer;
105 int rc;
106
107 EFX_WARN_ON_ONCE_PARANOID(copy_len > EFX_TX_CB_SIZE);
108
109 buffer = efx_tx_queue_get_insert_buffer(tx_queue);
110
111 copy_buffer = efx_tx_get_copy_buffer(tx_queue, buffer);
112 if (unlikely(!copy_buffer))
113 return -ENOMEM;
114
115 rc = skb_copy_bits(skb, 0, copy_buffer, copy_len);
116 EFX_WARN_ON_PARANOID(rc);
117 buffer->len = copy_len;
118
119 buffer->skb = skb;
120 buffer->flags = EFX_TX_BUF_SKB;
121
122 ++tx_queue->insert_count;
123 return rc;
124}
125
126#ifdef EFX_USE_PIO
127
128struct efx_short_copy_buffer {
129 int used;
130 u8 buf[L1_CACHE_BYTES];
131};
132
133
134
135
136static void efx_memcpy_toio_aligned(struct efx_nic *efx, u8 __iomem **piobuf,
137 u8 *data, int len,
138 struct efx_short_copy_buffer *copy_buf)
139{
140 int block_len = len & ~(sizeof(copy_buf->buf) - 1);
141
142 __iowrite64_copy(*piobuf, data, block_len >> 3);
143 *piobuf += block_len;
144 len -= block_len;
145
146 if (len) {
147 data += block_len;
148 BUG_ON(copy_buf->used);
149 BUG_ON(len > sizeof(copy_buf->buf));
150 memcpy(copy_buf->buf, data, len);
151 copy_buf->used = len;
152 }
153}
154
155
156
157
158static void efx_memcpy_toio_aligned_cb(struct efx_nic *efx, u8 __iomem **piobuf,
159 u8 *data, int len,
160 struct efx_short_copy_buffer *copy_buf)
161{
162 if (copy_buf->used) {
163
164 int copy_to_buf =
165 min_t(int, sizeof(copy_buf->buf) - copy_buf->used, len);
166
167 memcpy(copy_buf->buf + copy_buf->used, data, copy_to_buf);
168 copy_buf->used += copy_to_buf;
169
170
171 if (copy_buf->used < sizeof(copy_buf->buf))
172 return;
173
174 __iowrite64_copy(*piobuf, copy_buf->buf,
175 sizeof(copy_buf->buf) >> 3);
176 *piobuf += sizeof(copy_buf->buf);
177 data += copy_to_buf;
178 len -= copy_to_buf;
179 copy_buf->used = 0;
180 }
181
182 efx_memcpy_toio_aligned(efx, piobuf, data, len, copy_buf);
183}
184
185static void efx_flush_copy_buffer(struct efx_nic *efx, u8 __iomem *piobuf,
186 struct efx_short_copy_buffer *copy_buf)
187{
188
189 if (copy_buf->used)
190 __iowrite64_copy(piobuf, copy_buf->buf,
191 sizeof(copy_buf->buf) >> 3);
192}
193
194
195
196
197static void efx_skb_copy_bits_to_pio(struct efx_nic *efx, struct sk_buff *skb,
198 u8 __iomem **piobuf,
199 struct efx_short_copy_buffer *copy_buf)
200{
201 int i;
202
203 efx_memcpy_toio_aligned(efx, piobuf, skb->data, skb_headlen(skb),
204 copy_buf);
205
206 for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
207 skb_frag_t *f = &skb_shinfo(skb)->frags[i];
208 u8 *vaddr;
209
210 vaddr = kmap_atomic(skb_frag_page(f));
211
212 efx_memcpy_toio_aligned_cb(efx, piobuf, vaddr + skb_frag_off(f),
213 skb_frag_size(f), copy_buf);
214 kunmap_atomic(vaddr);
215 }
216
217 EFX_WARN_ON_ONCE_PARANOID(skb_shinfo(skb)->frag_list);
218}
219
220static int efx_enqueue_skb_pio(struct efx_tx_queue *tx_queue,
221 struct sk_buff *skb)
222{
223 struct efx_tx_buffer *buffer =
224 efx_tx_queue_get_insert_buffer(tx_queue);
225 u8 __iomem *piobuf = tx_queue->piobuf;
226
227
228
229
230
231
232 if (skb_shinfo(skb)->nr_frags) {
233
234
235
236 struct efx_short_copy_buffer copy_buf;
237
238 copy_buf.used = 0;
239
240 efx_skb_copy_bits_to_pio(tx_queue->efx, skb,
241 &piobuf, ©_buf);
242 efx_flush_copy_buffer(tx_queue->efx, piobuf, ©_buf);
243 } else {
244
245
246
247
248 BUILD_BUG_ON(L1_CACHE_BYTES >
249 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)));
250 __iowrite64_copy(tx_queue->piobuf, skb->data,
251 ALIGN(skb->len, L1_CACHE_BYTES) >> 3);
252 }
253
254 buffer->skb = skb;
255 buffer->flags = EFX_TX_BUF_SKB | EFX_TX_BUF_OPTION;
256
257 EFX_POPULATE_QWORD_5(buffer->option,
258 ESF_DZ_TX_DESC_IS_OPT, 1,
259 ESF_DZ_TX_OPTION_TYPE, ESE_DZ_TX_OPTION_DESC_PIO,
260 ESF_DZ_TX_PIO_CONT, 0,
261 ESF_DZ_TX_PIO_BYTE_CNT, skb->len,
262 ESF_DZ_TX_PIO_BUF_ADDR,
263 tx_queue->piobuf_offset);
264 ++tx_queue->insert_count;
265 return 0;
266}
267
268
269
270
271
272
273
274
275
276static bool efx_tx_may_pio(struct efx_tx_queue *tx_queue)
277{
278 struct efx_channel *channel = tx_queue->channel;
279
280 if (!tx_queue->piobuf)
281 return false;
282
283 EFX_WARN_ON_ONCE_PARANOID(!channel->efx->type->option_descriptors);
284
285 efx_for_each_channel_tx_queue(tx_queue, channel)
286 if (!efx_nic_tx_is_empty(tx_queue, tx_queue->packet_write_count))
287 return false;
288
289 return true;
290}
291#endif
292
293
294
295
296static void efx_tx_send_pending(struct efx_channel *channel)
297{
298 struct efx_tx_queue *q;
299
300 efx_for_each_channel_tx_queue(q, channel) {
301 if (q->xmit_pending)
302 efx_nic_push_buffers(q);
303 }
304}
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322netdev_tx_t __efx_enqueue_skb(struct efx_tx_queue *tx_queue, struct sk_buff *skb)
323{
324 unsigned int old_insert_count = tx_queue->insert_count;
325 bool xmit_more = netdev_xmit_more();
326 bool data_mapped = false;
327 unsigned int segments;
328 unsigned int skb_len;
329 int rc;
330
331 skb_len = skb->len;
332 segments = skb_is_gso(skb) ? skb_shinfo(skb)->gso_segs : 0;
333 if (segments == 1)
334 segments = 0;
335
336
337
338
339
340 if (segments) {
341 switch (tx_queue->tso_version) {
342 case 1:
343 rc = efx_enqueue_skb_tso(tx_queue, skb, &data_mapped);
344 break;
345 case 2:
346 rc = efx_ef10_tx_tso_desc(tx_queue, skb, &data_mapped);
347 break;
348 case 0:
349 default:
350 rc = -EINVAL;
351 break;
352 }
353 if (rc == -EINVAL) {
354 rc = efx_tx_tso_fallback(tx_queue, skb);
355 tx_queue->tso_fallbacks++;
356 if (rc == 0)
357 return 0;
358 }
359 if (rc)
360 goto err;
361#ifdef EFX_USE_PIO
362 } else if (skb_len <= efx_piobuf_size && !xmit_more &&
363 efx_tx_may_pio(tx_queue)) {
364
365 if (efx_enqueue_skb_pio(tx_queue, skb))
366 goto err;
367 tx_queue->pio_packets++;
368 data_mapped = true;
369#endif
370 } else if (skb->data_len && skb_len <= EFX_TX_CB_SIZE) {
371
372 if (efx_enqueue_skb_copy(tx_queue, skb))
373 goto err;
374 tx_queue->cb_packets++;
375 data_mapped = true;
376 }
377
378
379 if (!data_mapped && (efx_tx_map_data(tx_queue, skb, segments)))
380 goto err;
381
382 efx_tx_maybe_stop_queue(tx_queue);
383
384 tx_queue->xmit_pending = true;
385
386
387 if (__netdev_tx_sent_queue(tx_queue->core_txq, skb_len, xmit_more))
388 efx_tx_send_pending(tx_queue->channel);
389
390 if (segments) {
391 tx_queue->tso_bursts++;
392 tx_queue->tso_packets += segments;
393 tx_queue->tx_packets += segments;
394 } else {
395 tx_queue->tx_packets++;
396 }
397
398 return NETDEV_TX_OK;
399
400
401err:
402 efx_enqueue_unwind(tx_queue, old_insert_count);
403 dev_kfree_skb_any(skb);
404
405
406
407
408
409 if (!xmit_more)
410 efx_tx_send_pending(tx_queue->channel);
411
412 return NETDEV_TX_OK;
413}
414
415
416
417
418
419
420
421int efx_xdp_tx_buffers(struct efx_nic *efx, int n, struct xdp_frame **xdpfs,
422 bool flush)
423{
424 struct efx_tx_buffer *tx_buffer;
425 struct efx_tx_queue *tx_queue;
426 struct xdp_frame *xdpf;
427 dma_addr_t dma_addr;
428 unsigned int len;
429 int space;
430 int cpu;
431 int i;
432
433 cpu = raw_smp_processor_id();
434
435 if (!efx->xdp_tx_queue_count ||
436 unlikely(cpu >= efx->xdp_tx_queue_count))
437 return -EINVAL;
438
439 tx_queue = efx->xdp_tx_queues[cpu];
440 if (unlikely(!tx_queue))
441 return -EINVAL;
442
443 if (unlikely(n && !xdpfs))
444 return -EINVAL;
445
446 if (!n)
447 return 0;
448
449
450
451
452 space = efx->txq_entries +
453 tx_queue->read_count - tx_queue->insert_count;
454
455 for (i = 0; i < n; i++) {
456 xdpf = xdpfs[i];
457
458 if (i >= space)
459 break;
460
461
462 prefetchw(__efx_tx_queue_get_insert_buffer(tx_queue));
463
464 len = xdpf->len;
465
466
467 dma_addr = dma_map_single(&efx->pci_dev->dev,
468 xdpf->data, len,
469 DMA_TO_DEVICE);
470 if (dma_mapping_error(&efx->pci_dev->dev, dma_addr))
471 break;
472
473
474 tx_buffer = efx_tx_map_chunk(tx_queue, dma_addr, len);
475 tx_buffer->xdpf = xdpf;
476 tx_buffer->flags = EFX_TX_BUF_XDP |
477 EFX_TX_BUF_MAP_SINGLE;
478 tx_buffer->dma_offset = 0;
479 tx_buffer->unmap_len = len;
480 tx_queue->tx_packets++;
481 }
482
483
484 if (flush && i > 0)
485 efx_nic_push_buffers(tx_queue);
486
487 return i == 0 ? -EIO : i;
488}
489
490
491
492
493
494
495
496netdev_tx_t efx_hard_start_xmit(struct sk_buff *skb,
497 struct net_device *net_dev)
498{
499 struct efx_nic *efx = netdev_priv(net_dev);
500 struct efx_tx_queue *tx_queue;
501 unsigned index, type;
502
503 EFX_WARN_ON_PARANOID(!netif_device_present(net_dev));
504
505 index = skb_get_queue_mapping(skb);
506 type = efx_tx_csum_type_skb(skb);
507 if (index >= efx->n_tx_channels) {
508 index -= efx->n_tx_channels;
509 type |= EFX_TXQ_TYPE_HIGHPRI;
510 }
511
512
513 if (unlikely(efx_xmit_with_hwtstamp(skb)) &&
514 unlikely(efx_ptp_is_ptp_tx(efx, skb))) {
515
516
517
518
519 efx_tx_send_pending(efx_get_tx_channel(efx, index));
520 return efx_ptp_tx(efx, skb);
521 }
522
523 tx_queue = efx_get_tx_queue(efx, index, type);
524 if (WARN_ON_ONCE(!tx_queue)) {
525
526
527
528
529 dev_kfree_skb_any(skb);
530
531
532
533
534 if (!netdev_xmit_more())
535 efx_tx_send_pending(tx_queue->channel);
536 return NETDEV_TX_OK;
537 }
538
539 return __efx_enqueue_skb(tx_queue, skb);
540}
541
542void efx_xmit_done_single(struct efx_tx_queue *tx_queue)
543{
544 unsigned int pkts_compl = 0, bytes_compl = 0;
545 unsigned int read_ptr;
546 bool finished = false;
547
548 read_ptr = tx_queue->read_count & tx_queue->ptr_mask;
549
550 while (!finished) {
551 struct efx_tx_buffer *buffer = &tx_queue->buffer[read_ptr];
552
553 if (!efx_tx_buffer_in_use(buffer)) {
554 struct efx_nic *efx = tx_queue->efx;
555
556 netif_err(efx, hw, efx->net_dev,
557 "TX queue %d spurious single TX completion\n",
558 tx_queue->queue);
559 efx_schedule_reset(efx, RESET_TYPE_TX_SKIP);
560 return;
561 }
562
563
564 if (buffer->flags & EFX_TX_BUF_SKB)
565 finished = true;
566 efx_dequeue_buffer(tx_queue, buffer, &pkts_compl, &bytes_compl);
567
568 ++tx_queue->read_count;
569 read_ptr = tx_queue->read_count & tx_queue->ptr_mask;
570 }
571
572 tx_queue->pkts_compl += pkts_compl;
573 tx_queue->bytes_compl += bytes_compl;
574
575 EFX_WARN_ON_PARANOID(pkts_compl != 1);
576
577 efx_xmit_done_check_empty(tx_queue);
578}
579
580void efx_init_tx_queue_core_txq(struct efx_tx_queue *tx_queue)
581{
582 struct efx_nic *efx = tx_queue->efx;
583
584
585 tx_queue->core_txq =
586 netdev_get_tx_queue(efx->net_dev,
587 tx_queue->channel->channel +
588 ((tx_queue->type & EFX_TXQ_TYPE_HIGHPRI) ?
589 efx->n_tx_channels : 0));
590}
591
592int efx_setup_tc(struct net_device *net_dev, enum tc_setup_type type,
593 void *type_data)
594{
595 struct efx_nic *efx = netdev_priv(net_dev);
596 struct tc_mqprio_qopt *mqprio = type_data;
597 unsigned tc, num_tc;
598
599 if (type != TC_SETUP_QDISC_MQPRIO)
600 return -EOPNOTSUPP;
601
602
603 if (efx_nic_rev(efx) > EFX_REV_SIENA_A0)
604 return -EOPNOTSUPP;
605
606 num_tc = mqprio->num_tc;
607
608 if (num_tc > EFX_MAX_TX_TC)
609 return -EINVAL;
610
611 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
612
613 if (num_tc == net_dev->num_tc)
614 return 0;
615
616 for (tc = 0; tc < num_tc; tc++) {
617 net_dev->tc_to_txq[tc].offset = tc * efx->n_tx_channels;
618 net_dev->tc_to_txq[tc].count = efx->n_tx_channels;
619 }
620
621 net_dev->num_tc = num_tc;
622
623 return netif_set_real_num_tx_queues(net_dev,
624 max_t(int, num_tc, 1) *
625 efx->n_tx_channels);
626}
627