1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24#include <linux/bug.h>
25#include <linux/export.h>
26#include <linux/kernel.h>
27#include <linux/types.h>
28#include <linux/smp.h>
29#include <linux/string.h>
30#include <linux/cache.h>
31#include <linux/pgtable.h>
32
33#include <asm/cacheflush.h>
34#include <asm/cpu-type.h>
35#include <asm/mmu_context.h>
36#include <asm/war.h>
37#include <asm/uasm.h>
38#include <asm/setup.h>
39#include <asm/tlbex.h>
40
41static int mips_xpa_disabled;
42
43static int __init xpa_disable(char *s)
44{
45 mips_xpa_disabled = 1;
46
47 return 1;
48}
49
50__setup("noxpa", xpa_disable);
51
52
53
54
55
56
57
58extern void tlb_do_page_fault_0(void);
59extern void tlb_do_page_fault_1(void);
60
61struct work_registers {
62 int r1;
63 int r2;
64 int r3;
65};
66
67struct tlb_reg_save {
68 unsigned long a;
69 unsigned long b;
70} ____cacheline_aligned_in_smp;
71
72static struct tlb_reg_save handler_reg_save[NR_CPUS];
73
74static inline int r45k_bvahwbug(void)
75{
76
77 return 0;
78}
79
80static inline int r4k_250MHZhwbug(void)
81{
82
83 return 0;
84}
85
86extern int sb1250_m3_workaround_needed(void);
87
88static inline int __maybe_unused bcm1250_m3_war(void)
89{
90 if (IS_ENABLED(CONFIG_SB1_PASS_2_WORKAROUNDS))
91 return sb1250_m3_workaround_needed();
92 return 0;
93}
94
95static inline int __maybe_unused r10000_llsc_war(void)
96{
97 return IS_ENABLED(CONFIG_WAR_R10000_LLSC);
98}
99
100static int use_bbit_insns(void)
101{
102 switch (current_cpu_type()) {
103 case CPU_CAVIUM_OCTEON:
104 case CPU_CAVIUM_OCTEON_PLUS:
105 case CPU_CAVIUM_OCTEON2:
106 case CPU_CAVIUM_OCTEON3:
107 return 1;
108 default:
109 return 0;
110 }
111}
112
113static int use_lwx_insns(void)
114{
115 switch (current_cpu_type()) {
116 case CPU_CAVIUM_OCTEON2:
117 case CPU_CAVIUM_OCTEON3:
118 return 1;
119 default:
120 return 0;
121 }
122}
123#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
124 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
125static bool scratchpad_available(void)
126{
127 return true;
128}
129static int scratchpad_offset(int i)
130{
131
132
133
134
135 i += 1;
136 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
137}
138#else
139static bool scratchpad_available(void)
140{
141 return false;
142}
143static int scratchpad_offset(int i)
144{
145 BUG();
146
147 return 0;
148}
149#endif
150
151
152
153
154
155
156
157
158
159static int m4kc_tlbp_war(void)
160{
161 return current_cpu_type() == CPU_4KC;
162}
163
164
165enum label_id {
166 label_second_part = 1,
167 label_leave,
168 label_vmalloc,
169 label_vmalloc_done,
170 label_tlbw_hazard_0,
171 label_split = label_tlbw_hazard_0 + 8,
172 label_tlbl_goaround1,
173 label_tlbl_goaround2,
174 label_nopage_tlbl,
175 label_nopage_tlbs,
176 label_nopage_tlbm,
177 label_smp_pgtable_change,
178 label_r3000_write_probe_fail,
179 label_large_segbits_fault,
180#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
181 label_tlb_huge_update,
182#endif
183};
184
185UASM_L_LA(_second_part)
186UASM_L_LA(_leave)
187UASM_L_LA(_vmalloc)
188UASM_L_LA(_vmalloc_done)
189
190UASM_L_LA(_split)
191UASM_L_LA(_tlbl_goaround1)
192UASM_L_LA(_tlbl_goaround2)
193UASM_L_LA(_nopage_tlbl)
194UASM_L_LA(_nopage_tlbs)
195UASM_L_LA(_nopage_tlbm)
196UASM_L_LA(_smp_pgtable_change)
197UASM_L_LA(_r3000_write_probe_fail)
198UASM_L_LA(_large_segbits_fault)
199#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
200UASM_L_LA(_tlb_huge_update)
201#endif
202
203static int hazard_instance;
204
205static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
206{
207 switch (instance) {
208 case 0 ... 7:
209 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
210 return;
211 default:
212 BUG();
213 }
214}
215
216static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
217{
218 switch (instance) {
219 case 0 ... 7:
220 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
221 break;
222 default:
223 BUG();
224 }
225}
226
227
228
229
230
231
232
233static void output_pgtable_bits_defines(void)
234{
235#define pr_define(fmt, ...) \
236 pr_debug("#define " fmt, ##__VA_ARGS__)
237
238 pr_debug("#include <asm/asm.h>\n");
239 pr_debug("#include <asm/regdef.h>\n");
240 pr_debug("\n");
241
242 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
243 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
244 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
245 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
246 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
247#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
248 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
249#endif
250#ifdef _PAGE_NO_EXEC_SHIFT
251 if (cpu_has_rixi)
252 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
253#endif
254 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
255 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
256 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
257 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
258 pr_debug("\n");
259}
260
261static inline void dump_handler(const char *symbol, const void *start, const void *end)
262{
263 unsigned int count = (end - start) / sizeof(u32);
264 const u32 *handler = start;
265 int i;
266
267 pr_debug("LEAF(%s)\n", symbol);
268
269 pr_debug("\t.set push\n");
270 pr_debug("\t.set noreorder\n");
271
272 for (i = 0; i < count; i++)
273 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
274
275 pr_debug("\t.set\tpop\n");
276
277 pr_debug("\tEND(%s)\n", symbol);
278}
279
280
281#define K0 26
282#define K1 27
283
284
285#define C0_INDEX 0, 0
286#define C0_ENTRYLO0 2, 0
287#define C0_TCBIND 2, 2
288#define C0_ENTRYLO1 3, 0
289#define C0_CONTEXT 4, 0
290#define C0_PAGEMASK 5, 0
291#define C0_PWBASE 5, 5
292#define C0_PWFIELD 5, 6
293#define C0_PWSIZE 5, 7
294#define C0_PWCTL 6, 6
295#define C0_BADVADDR 8, 0
296#define C0_PGD 9, 7
297#define C0_ENTRYHI 10, 0
298#define C0_EPC 14, 0
299#define C0_XCONTEXT 20, 0
300
301#ifdef CONFIG_64BIT
302# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
303#else
304# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
305#endif
306
307
308
309
310
311
312
313
314
315static u32 tlb_handler[128];
316
317
318static struct uasm_label labels[128];
319static struct uasm_reloc relocs[128];
320
321static int check_for_high_segbits;
322static bool fill_includes_sw_bits;
323
324static unsigned int kscratch_used_mask;
325
326static inline int __maybe_unused c0_kscratch(void)
327{
328 switch (current_cpu_type()) {
329 case CPU_XLP:
330 case CPU_XLR:
331 return 22;
332 default:
333 return 31;
334 }
335}
336
337static int allocate_kscratch(void)
338{
339 int r;
340 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
341
342 r = ffs(a);
343
344 if (r == 0)
345 return -1;
346
347 r--;
348
349 kscratch_used_mask |= (1 << r);
350
351 return r;
352}
353
354static int scratch_reg;
355int pgd_reg;
356EXPORT_SYMBOL_GPL(pgd_reg);
357enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
358
359static struct work_registers build_get_work_registers(u32 **p)
360{
361 struct work_registers r;
362
363 if (scratch_reg >= 0) {
364
365 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
366 r.r1 = K0;
367 r.r2 = K1;
368 r.r3 = 1;
369 return r;
370 }
371
372 if (num_possible_cpus() > 1) {
373
374 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
375 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
376
377
378 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
379
380 UASM_i_LA(p, K1, (long)&handler_reg_save);
381 UASM_i_ADDU(p, K0, K0, K1);
382 } else {
383 UASM_i_LA(p, K0, (long)&handler_reg_save);
384 }
385
386 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
387 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
388
389 r.r1 = K1;
390 r.r2 = 1;
391 r.r3 = 2;
392 return r;
393}
394
395static void build_restore_work_registers(u32 **p)
396{
397 if (scratch_reg >= 0) {
398 uasm_i_ehb(p);
399 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
400 return;
401 }
402
403 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
404 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
405}
406
407#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
408
409
410
411
412
413
414
415static void build_r3000_tlb_refill_handler(void)
416{
417 long pgdc = (long)pgd_current;
418 u32 *p;
419
420 memset(tlb_handler, 0, sizeof(tlb_handler));
421 p = tlb_handler;
422
423 uasm_i_mfc0(&p, K0, C0_BADVADDR);
424 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc));
425 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
426 uasm_i_srl(&p, K0, K0, 22);
427 uasm_i_sll(&p, K0, K0, 2);
428 uasm_i_addu(&p, K1, K1, K0);
429 uasm_i_mfc0(&p, K0, C0_CONTEXT);
430 uasm_i_lw(&p, K1, 0, K1);
431 uasm_i_andi(&p, K0, K0, 0xffc);
432 uasm_i_addu(&p, K1, K1, K0);
433 uasm_i_lw(&p, K0, 0, K1);
434 uasm_i_nop(&p);
435 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
436 uasm_i_mfc0(&p, K1, C0_EPC);
437 uasm_i_tlbwr(&p);
438 uasm_i_jr(&p, K1);
439 uasm_i_rfe(&p);
440
441 if (p > tlb_handler + 32)
442 panic("TLB refill handler space exceeded");
443
444 pr_debug("Wrote TLB refill handler (%u instructions).\n",
445 (unsigned int)(p - tlb_handler));
446
447 memcpy((void *)ebase, tlb_handler, 0x80);
448 local_flush_icache_range(ebase, ebase + 0x80);
449 dump_handler("r3000_tlb_refill", (u32 *)ebase, (u32 *)(ebase + 0x80));
450}
451#endif
452
453
454
455
456
457
458
459
460static u32 final_handler[64];
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484static void __maybe_unused build_tlb_probe_entry(u32 **p)
485{
486 switch (current_cpu_type()) {
487
488 case CPU_R4600:
489 case CPU_R4700:
490 case CPU_R5000:
491 case CPU_NEVADA:
492 uasm_i_nop(p);
493 uasm_i_tlbp(p);
494 break;
495
496 default:
497 uasm_i_tlbp(p);
498 break;
499 }
500}
501
502void build_tlb_write_entry(u32 **p, struct uasm_label **l,
503 struct uasm_reloc **r,
504 enum tlb_write_entry wmode)
505{
506 void(*tlbw)(u32 **) = NULL;
507
508 switch (wmode) {
509 case tlb_random: tlbw = uasm_i_tlbwr; break;
510 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
511 }
512
513 if (cpu_has_mips_r2_r6) {
514 if (cpu_has_mips_r2_exec_hazard)
515 uasm_i_ehb(p);
516 tlbw(p);
517 return;
518 }
519
520 switch (current_cpu_type()) {
521 case CPU_R4000PC:
522 case CPU_R4000SC:
523 case CPU_R4000MC:
524 case CPU_R4400PC:
525 case CPU_R4400SC:
526 case CPU_R4400MC:
527
528
529
530
531 uasm_bgezl_hazard(p, r, hazard_instance);
532 tlbw(p);
533 uasm_bgezl_label(l, p, hazard_instance);
534 hazard_instance++;
535 uasm_i_nop(p);
536 break;
537
538 case CPU_R4600:
539 case CPU_R4700:
540 uasm_i_nop(p);
541 tlbw(p);
542 uasm_i_nop(p);
543 break;
544
545 case CPU_R5000:
546 case CPU_NEVADA:
547 uasm_i_nop(p);
548 uasm_i_nop(p);
549 tlbw(p);
550 break;
551
552 case CPU_R4300:
553 case CPU_5KC:
554 case CPU_TX49XX:
555 case CPU_PR4450:
556 case CPU_XLR:
557 uasm_i_nop(p);
558 tlbw(p);
559 break;
560
561 case CPU_R10000:
562 case CPU_R12000:
563 case CPU_R14000:
564 case CPU_R16000:
565 case CPU_4KC:
566 case CPU_4KEC:
567 case CPU_M14KC:
568 case CPU_M14KEC:
569 case CPU_SB1:
570 case CPU_SB1A:
571 case CPU_4KSC:
572 case CPU_20KC:
573 case CPU_25KF:
574 case CPU_BMIPS32:
575 case CPU_BMIPS3300:
576 case CPU_BMIPS4350:
577 case CPU_BMIPS4380:
578 case CPU_BMIPS5000:
579 case CPU_LOONGSON2EF:
580 case CPU_LOONGSON64:
581 case CPU_R5500:
582 if (m4kc_tlbp_war())
583 uasm_i_nop(p);
584 fallthrough;
585 case CPU_ALCHEMY:
586 tlbw(p);
587 break;
588
589 case CPU_RM7000:
590 uasm_i_nop(p);
591 uasm_i_nop(p);
592 uasm_i_nop(p);
593 uasm_i_nop(p);
594 tlbw(p);
595 break;
596
597 case CPU_VR4111:
598 case CPU_VR4121:
599 case CPU_VR4122:
600 case CPU_VR4181:
601 case CPU_VR4181A:
602 uasm_i_nop(p);
603 uasm_i_nop(p);
604 tlbw(p);
605 uasm_i_nop(p);
606 uasm_i_nop(p);
607 break;
608
609 case CPU_VR4131:
610 case CPU_VR4133:
611 uasm_i_nop(p);
612 uasm_i_nop(p);
613 tlbw(p);
614 break;
615
616 case CPU_XBURST:
617 tlbw(p);
618 uasm_i_nop(p);
619 break;
620
621 default:
622 panic("No TLB refill handler yet (CPU type: %d)",
623 current_cpu_type());
624 break;
625 }
626}
627EXPORT_SYMBOL_GPL(build_tlb_write_entry);
628
629static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
630 unsigned int reg)
631{
632 if (_PAGE_GLOBAL_SHIFT == 0) {
633
634 return;
635 }
636
637 if (cpu_has_rixi && !!_PAGE_NO_EXEC) {
638 if (fill_includes_sw_bits) {
639 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
640 } else {
641 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
642 UASM_i_ROTR(p, reg, reg,
643 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
644 }
645 } else {
646#ifdef CONFIG_PHYS_ADDR_T_64BIT
647 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
648#else
649 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
650#endif
651 }
652}
653
654#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
655
656static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
657 unsigned int tmp, enum label_id lid,
658 int restore_scratch)
659{
660 if (restore_scratch) {
661
662
663
664
665 if (scratch_reg >= 0)
666 uasm_i_ehb(p);
667
668
669 if (PM_DEFAULT_MASK >> 16) {
670 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
671 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
672 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
673 uasm_il_b(p, r, lid);
674 } else if (PM_DEFAULT_MASK) {
675 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
676 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
677 uasm_il_b(p, r, lid);
678 } else {
679 uasm_i_mtc0(p, 0, C0_PAGEMASK);
680 uasm_il_b(p, r, lid);
681 }
682 if (scratch_reg >= 0)
683 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
684 else
685 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
686 } else {
687
688 if (PM_DEFAULT_MASK >> 16) {
689 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
690 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
691 uasm_il_b(p, r, lid);
692 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
693 } else if (PM_DEFAULT_MASK) {
694 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
695 uasm_il_b(p, r, lid);
696 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
697 } else {
698 uasm_il_b(p, r, lid);
699 uasm_i_mtc0(p, 0, C0_PAGEMASK);
700 }
701 }
702}
703
704static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
705 struct uasm_reloc **r,
706 unsigned int tmp,
707 enum tlb_write_entry wmode,
708 int restore_scratch)
709{
710
711 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
712 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
713 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
714
715 build_tlb_write_entry(p, l, r, wmode);
716
717 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
718}
719
720
721
722
723static void
724build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
725 unsigned int pmd, int lid)
726{
727 UASM_i_LW(p, tmp, 0, pmd);
728 if (use_bbit_insns()) {
729 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
730 } else {
731 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
732 uasm_il_bnez(p, r, tmp, lid);
733 }
734}
735
736static void build_huge_update_entries(u32 **p, unsigned int pte,
737 unsigned int tmp)
738{
739 int small_sequence;
740
741
742
743
744
745
746
747
748
749
750 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
751
752
753 if (!small_sequence)
754 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
755
756 build_convert_pte_to_entrylo(p, pte);
757 UASM_i_MTC0(p, pte, C0_ENTRYLO0);
758
759 if (small_sequence)
760 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
761 else
762 UASM_i_ADDU(p, pte, pte, tmp);
763
764 UASM_i_MTC0(p, pte, C0_ENTRYLO1);
765}
766
767static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
768 struct uasm_label **l,
769 unsigned int pte,
770 unsigned int ptr,
771 unsigned int flush)
772{
773#ifdef CONFIG_SMP
774 UASM_i_SC(p, pte, 0, ptr);
775 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
776 UASM_i_LW(p, pte, 0, ptr);
777#else
778 UASM_i_SW(p, pte, 0, ptr);
779#endif
780 if (cpu_has_ftlb && flush) {
781 BUG_ON(!cpu_has_tlbinv);
782
783 UASM_i_MFC0(p, ptr, C0_ENTRYHI);
784 uasm_i_ori(p, ptr, ptr, MIPS_ENTRYHI_EHINV);
785 UASM_i_MTC0(p, ptr, C0_ENTRYHI);
786 build_tlb_write_entry(p, l, r, tlb_indexed);
787
788 uasm_i_xori(p, ptr, ptr, MIPS_ENTRYHI_EHINV);
789 UASM_i_MTC0(p, ptr, C0_ENTRYHI);
790 build_huge_update_entries(p, pte, ptr);
791 build_huge_tlb_write_entry(p, l, r, pte, tlb_random, 0);
792
793 return;
794 }
795
796 build_huge_update_entries(p, pte, ptr);
797 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
798}
799#endif
800
801#ifdef CONFIG_64BIT
802
803
804
805
806void build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
807 unsigned int tmp, unsigned int ptr)
808{
809#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
810 long pgdc = (long)pgd_current;
811#endif
812
813
814
815 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
816
817 if (check_for_high_segbits) {
818
819
820
821
822
823
824
825
826
827
828
829 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
830 uasm_il_bnez(p, r, ptr, label_vmalloc);
831 } else {
832 uasm_il_bltz(p, r, tmp, label_vmalloc);
833 }
834
835
836 if (pgd_reg != -1) {
837
838 if (cpu_has_ldpte)
839 UASM_i_MFC0(p, ptr, C0_PWBASE);
840 else
841 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
842 } else {
843#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
844
845
846
847 UASM_i_MFC0(p, ptr, C0_CONTEXT);
848
849
850 uasm_i_dins(p, ptr, 0, 0, 23);
851
852
853 uasm_i_ori(p, ptr, ptr, ((u64)(CAC_BASE) >> 53));
854 uasm_i_drotr(p, ptr, ptr, 11);
855#elif defined(CONFIG_SMP)
856 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
857 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
858 UASM_i_LA_mostly(p, tmp, pgdc);
859 uasm_i_daddu(p, ptr, ptr, tmp);
860 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
861 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
862#else
863 UASM_i_LA_mostly(p, ptr, pgdc);
864 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
865#endif
866 }
867
868 uasm_l_vmalloc_done(l, *p);
869
870
871 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
872
873 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
874 uasm_i_daddu(p, ptr, ptr, tmp);
875#ifndef __PAGETABLE_PUD_FOLDED
876 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
877 uasm_i_ld(p, ptr, 0, ptr);
878 uasm_i_dsrl_safe(p, tmp, tmp, PUD_SHIFT - 3);
879 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PUD - 1) << 3);
880 uasm_i_daddu(p, ptr, ptr, tmp);
881#endif
882#ifndef __PAGETABLE_PMD_FOLDED
883 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
884 uasm_i_ld(p, ptr, 0, ptr);
885 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3);
886 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
887 uasm_i_daddu(p, ptr, ptr, tmp);
888#endif
889}
890EXPORT_SYMBOL_GPL(build_get_pmde64);
891
892
893
894
895
896static void
897build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
898 unsigned int bvaddr, unsigned int ptr,
899 enum vmalloc64_mode mode)
900{
901 long swpd = (long)swapper_pg_dir;
902 int single_insn_swpd;
903 int did_vmalloc_branch = 0;
904
905 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
906
907 uasm_l_vmalloc(l, *p);
908
909 if (mode != not_refill && check_for_high_segbits) {
910 if (single_insn_swpd) {
911 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
912 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
913 did_vmalloc_branch = 1;
914
915 } else {
916 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
917 }
918 }
919 if (!did_vmalloc_branch) {
920 if (single_insn_swpd) {
921 uasm_il_b(p, r, label_vmalloc_done);
922 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
923 } else {
924 UASM_i_LA_mostly(p, ptr, swpd);
925 uasm_il_b(p, r, label_vmalloc_done);
926 if (uasm_in_compat_space_p(swpd))
927 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
928 else
929 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
930 }
931 }
932 if (mode != not_refill && check_for_high_segbits) {
933 uasm_l_large_segbits_fault(l, *p);
934
935 if (mode == refill_scratch && scratch_reg >= 0)
936 uasm_i_ehb(p);
937
938
939
940
941
942
943
944
945
946
947
948
949
950 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
951 uasm_i_sync(p, 0);
952 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
953 uasm_i_jr(p, ptr);
954
955 if (mode == refill_scratch) {
956 if (scratch_reg >= 0)
957 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
958 else
959 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
960 } else {
961 uasm_i_nop(p);
962 }
963 }
964}
965
966#else
967
968
969
970
971
972void build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
973{
974 if (pgd_reg != -1) {
975
976 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
977 uasm_i_mfc0(p, tmp, C0_BADVADDR);
978 } else {
979 long pgdc = (long)pgd_current;
980
981
982#ifdef CONFIG_SMP
983 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
984 UASM_i_LA_mostly(p, tmp, pgdc);
985 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
986 uasm_i_addu(p, ptr, tmp, ptr);
987#else
988 UASM_i_LA_mostly(p, ptr, pgdc);
989#endif
990 uasm_i_mfc0(p, tmp, C0_BADVADDR);
991 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
992 }
993 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT);
994 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
995 uasm_i_addu(p, ptr, ptr, tmp);
996}
997EXPORT_SYMBOL_GPL(build_get_pgde32);
998
999#endif
1000
1001static void build_adjust_context(u32 **p, unsigned int ctx)
1002{
1003 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
1004 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
1005
1006 switch (current_cpu_type()) {
1007 case CPU_VR41XX:
1008 case CPU_VR4111:
1009 case CPU_VR4121:
1010 case CPU_VR4122:
1011 case CPU_VR4131:
1012 case CPU_VR4181:
1013 case CPU_VR4181A:
1014 case CPU_VR4133:
1015 shift += 2;
1016 break;
1017
1018 default:
1019 break;
1020 }
1021
1022 if (shift)
1023 UASM_i_SRL(p, ctx, ctx, shift);
1024 uasm_i_andi(p, ctx, ctx, mask);
1025}
1026
1027void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
1028{
1029
1030
1031
1032
1033
1034
1035
1036 switch (current_cpu_type()) {
1037 case CPU_NEVADA:
1038 UASM_i_LW(p, ptr, 0, ptr);
1039 GET_CONTEXT(p, tmp);
1040 break;
1041
1042 default:
1043 GET_CONTEXT(p, tmp);
1044 UASM_i_LW(p, ptr, 0, ptr);
1045 break;
1046 }
1047
1048 build_adjust_context(p, tmp);
1049 UASM_i_ADDU(p, ptr, ptr, tmp);
1050}
1051EXPORT_SYMBOL_GPL(build_get_ptep);
1052
1053void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
1054{
1055 int pte_off_even = 0;
1056 int pte_off_odd = sizeof(pte_t);
1057
1058#if defined(CONFIG_CPU_MIPS32) && defined(CONFIG_PHYS_ADDR_T_64BIT)
1059
1060 pte_off_even += offsetof(pte_t, pte_high);
1061 pte_off_odd += offsetof(pte_t, pte_high);
1062#endif
1063
1064 if (IS_ENABLED(CONFIG_XPA)) {
1065 uasm_i_lw(p, tmp, pte_off_even, ptep);
1066 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1067 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
1068
1069 if (cpu_has_xpa && !mips_xpa_disabled) {
1070 uasm_i_lw(p, tmp, 0, ptep);
1071 uasm_i_ext(p, tmp, tmp, 0, 24);
1072 uasm_i_mthc0(p, tmp, C0_ENTRYLO0);
1073 }
1074
1075 uasm_i_lw(p, tmp, pte_off_odd, ptep);
1076 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1077 UASM_i_MTC0(p, tmp, C0_ENTRYLO1);
1078
1079 if (cpu_has_xpa && !mips_xpa_disabled) {
1080 uasm_i_lw(p, tmp, sizeof(pte_t), ptep);
1081 uasm_i_ext(p, tmp, tmp, 0, 24);
1082 uasm_i_mthc0(p, tmp, C0_ENTRYLO1);
1083 }
1084 return;
1085 }
1086
1087 UASM_i_LW(p, tmp, pte_off_even, ptep);
1088 UASM_i_LW(p, ptep, pte_off_odd, ptep);
1089 if (r45k_bvahwbug())
1090 build_tlb_probe_entry(p);
1091 build_convert_pte_to_entrylo(p, tmp);
1092 if (r4k_250MHZhwbug())
1093 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1094 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
1095 build_convert_pte_to_entrylo(p, ptep);
1096 if (r45k_bvahwbug())
1097 uasm_i_mfc0(p, tmp, C0_INDEX);
1098 if (r4k_250MHZhwbug())
1099 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1100 UASM_i_MTC0(p, ptep, C0_ENTRYLO1);
1101}
1102EXPORT_SYMBOL_GPL(build_update_entries);
1103
1104struct mips_huge_tlb_info {
1105 int huge_pte;
1106 int restore_scratch;
1107 bool need_reload_pte;
1108};
1109
1110static struct mips_huge_tlb_info
1111build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1112 struct uasm_reloc **r, unsigned int tmp,
1113 unsigned int ptr, int c0_scratch_reg)
1114{
1115 struct mips_huge_tlb_info rv;
1116 unsigned int even, odd;
1117 int vmalloc_branch_delay_filled = 0;
1118 const int scratch = 1;
1119
1120 rv.huge_pte = scratch;
1121 rv.restore_scratch = 0;
1122 rv.need_reload_pte = false;
1123
1124 if (check_for_high_segbits) {
1125 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1126
1127 if (pgd_reg != -1)
1128 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1129 else
1130 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1131
1132 if (c0_scratch_reg >= 0)
1133 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1134 else
1135 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1136
1137 uasm_i_dsrl_safe(p, scratch, tmp,
1138 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1139 uasm_il_bnez(p, r, scratch, label_vmalloc);
1140
1141 if (pgd_reg == -1) {
1142 vmalloc_branch_delay_filled = 1;
1143
1144 uasm_i_dins(p, ptr, 0, 0, 23);
1145 }
1146 } else {
1147 if (pgd_reg != -1)
1148 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1149 else
1150 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1151
1152 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1153
1154 if (c0_scratch_reg >= 0)
1155 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1156 else
1157 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1158
1159 if (pgd_reg == -1)
1160
1161 uasm_i_dins(p, ptr, 0, 0, 23);
1162
1163 uasm_il_bltz(p, r, tmp, label_vmalloc);
1164 }
1165
1166 if (pgd_reg == -1) {
1167 vmalloc_branch_delay_filled = 1;
1168
1169 uasm_i_ori(p, ptr, ptr, ((u64)(CAC_BASE) >> 53));
1170
1171 uasm_i_drotr(p, ptr, ptr, 11);
1172 }
1173
1174#ifdef __PAGETABLE_PMD_FOLDED
1175#define LOC_PTEP scratch
1176#else
1177#define LOC_PTEP ptr
1178#endif
1179
1180 if (!vmalloc_branch_delay_filled)
1181
1182 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1183
1184 uasm_l_vmalloc_done(l, *p);
1185
1186
1187
1188
1189
1190
1191
1192 if (vmalloc_branch_delay_filled)
1193
1194 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1195
1196#ifdef __PAGETABLE_PMD_FOLDED
1197 GET_CONTEXT(p, tmp);
1198#endif
1199 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1200
1201 if (use_lwx_insns()) {
1202 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1203 } else {
1204 uasm_i_daddu(p, ptr, ptr, scratch);
1205 uasm_i_ld(p, LOC_PTEP, 0, ptr);
1206 }
1207
1208#ifndef __PAGETABLE_PUD_FOLDED
1209
1210 uasm_i_dsrl_safe(p, scratch, tmp, PUD_SHIFT - 3);
1211 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PUD - 1) << 3);
1212
1213 if (use_lwx_insns()) {
1214 UASM_i_LWX(p, ptr, scratch, ptr);
1215 } else {
1216 uasm_i_daddu(p, ptr, ptr, scratch);
1217 UASM_i_LW(p, ptr, 0, ptr);
1218 }
1219
1220
1221#endif
1222
1223#ifndef __PAGETABLE_PMD_FOLDED
1224
1225 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1226 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1227 GET_CONTEXT(p, tmp);
1228
1229 if (use_lwx_insns()) {
1230 UASM_i_LWX(p, scratch, scratch, ptr);
1231 } else {
1232 uasm_i_daddu(p, ptr, ptr, scratch);
1233 UASM_i_LW(p, scratch, 0, ptr);
1234 }
1235#endif
1236
1237 build_adjust_context(p, tmp);
1238
1239#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1240 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1241
1242
1243
1244
1245
1246 if (use_lwx_insns())
1247 uasm_i_nop(p);
1248#endif
1249
1250
1251
1252 if (use_lwx_insns()) {
1253 even = ptr;
1254 odd = tmp;
1255 UASM_i_LWX(p, even, scratch, tmp);
1256 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1257 UASM_i_LWX(p, odd, scratch, tmp);
1258 } else {
1259 UASM_i_ADDU(p, ptr, scratch, tmp);
1260 even = tmp;
1261 odd = ptr;
1262 UASM_i_LW(p, even, 0, ptr);
1263 UASM_i_LW(p, odd, sizeof(pte_t), ptr);
1264 }
1265 if (cpu_has_rixi) {
1266 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1267 UASM_i_MTC0(p, even, C0_ENTRYLO0);
1268 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1269 } else {
1270 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1271 UASM_i_MTC0(p, even, C0_ENTRYLO0);
1272 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1273 }
1274 UASM_i_MTC0(p, odd, C0_ENTRYLO1);
1275
1276 if (c0_scratch_reg >= 0) {
1277 uasm_i_ehb(p);
1278 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1279 build_tlb_write_entry(p, l, r, tlb_random);
1280 uasm_l_leave(l, *p);
1281 rv.restore_scratch = 1;
1282 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1283 build_tlb_write_entry(p, l, r, tlb_random);
1284 uasm_l_leave(l, *p);
1285 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1286 } else {
1287 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1288 build_tlb_write_entry(p, l, r, tlb_random);
1289 uasm_l_leave(l, *p);
1290 rv.restore_scratch = 1;
1291 }
1292
1293 uasm_i_eret(p);
1294
1295 return rv;
1296}
1297
1298
1299
1300
1301
1302
1303
1304#define MIPS64_REFILL_INSNS 32
1305
1306static void build_r4000_tlb_refill_handler(void)
1307{
1308 u32 *p = tlb_handler;
1309 struct uasm_label *l = labels;
1310 struct uasm_reloc *r = relocs;
1311 u32 *f;
1312 unsigned int final_len;
1313 struct mips_huge_tlb_info htlb_info __maybe_unused;
1314 enum vmalloc64_mode vmalloc_mode __maybe_unused;
1315
1316 memset(tlb_handler, 0, sizeof(tlb_handler));
1317 memset(labels, 0, sizeof(labels));
1318 memset(relocs, 0, sizeof(relocs));
1319 memset(final_handler, 0, sizeof(final_handler));
1320
1321 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
1322 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1323 scratch_reg);
1324 vmalloc_mode = refill_scratch;
1325 } else {
1326 htlb_info.huge_pte = K0;
1327 htlb_info.restore_scratch = 0;
1328 htlb_info.need_reload_pte = true;
1329 vmalloc_mode = refill_noscratch;
1330
1331
1332
1333 if (bcm1250_m3_war()) {
1334 unsigned int segbits = 44;
1335
1336 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1337 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1338 uasm_i_xor(&p, K0, K0, K1);
1339 uasm_i_dsrl_safe(&p, K1, K0, 62);
1340 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1341 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1342 uasm_i_or(&p, K0, K0, K1);
1343 uasm_il_bnez(&p, &r, K0, label_leave);
1344
1345 }
1346
1347#ifdef CONFIG_64BIT
1348 build_get_pmde64(&p, &l, &r, K0, K1);
1349#else
1350 build_get_pgde32(&p, K0, K1);
1351#endif
1352
1353#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1354 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
1355#endif
1356
1357 build_get_ptep(&p, K0, K1);
1358 build_update_entries(&p, K0, K1);
1359 build_tlb_write_entry(&p, &l, &r, tlb_random);
1360 uasm_l_leave(&l, p);
1361 uasm_i_eret(&p);
1362 }
1363#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1364 uasm_l_tlb_huge_update(&l, p);
1365 if (htlb_info.need_reload_pte)
1366 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
1367 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1368 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1369 htlb_info.restore_scratch);
1370#endif
1371
1372#ifdef CONFIG_64BIT
1373 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
1374#endif
1375
1376
1377
1378
1379
1380
1381
1382
1383 switch (boot_cpu_type()) {
1384 default:
1385 if (sizeof(long) == 4) {
1386 case CPU_LOONGSON2EF:
1387
1388 if ((p - tlb_handler) > 64)
1389 panic("TLB refill handler space exceeded");
1390
1391
1392
1393 f = final_handler;
1394
1395 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1396 final_len = p - tlb_handler;
1397 break;
1398 } else {
1399 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1400 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1401 && uasm_insn_has_bdelay(relocs,
1402 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1403 panic("TLB refill handler space exceeded");
1404
1405
1406
1407 f = final_handler + MIPS64_REFILL_INSNS;
1408 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1409
1410 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1411 final_len = p - tlb_handler;
1412 } else {
1413#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1414 const enum label_id ls = label_tlb_huge_update;
1415#else
1416 const enum label_id ls = label_vmalloc;
1417#endif
1418 u32 *split;
1419 int ov = 0;
1420 int i;
1421
1422 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1423 ;
1424 BUG_ON(i == ARRAY_SIZE(labels));
1425 split = labels[i].addr;
1426
1427
1428
1429
1430 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1431 split < p - MIPS64_REFILL_INSNS)
1432 ov = 1;
1433
1434 if (ov) {
1435
1436
1437
1438
1439
1440 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
1441
1442
1443
1444
1445
1446
1447 if (uasm_insn_has_bdelay(relocs, split - 1))
1448 split--;
1449 }
1450
1451 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1452 f += split - tlb_handler;
1453
1454 if (ov) {
1455
1456 uasm_l_split(&l, final_handler);
1457 uasm_il_b(&f, &r, label_split);
1458 if (uasm_insn_has_bdelay(relocs, split))
1459 uasm_i_nop(&f);
1460 else {
1461 uasm_copy_handler(relocs, labels,
1462 split, split + 1, f);
1463 uasm_move_labels(labels, f, f + 1, -1);
1464 f++;
1465 split++;
1466 }
1467 }
1468
1469
1470 uasm_copy_handler(relocs, labels, split, p, final_handler);
1471 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1472 (p - split);
1473 }
1474 }
1475 break;
1476 }
1477
1478 uasm_resolve_relocs(relocs, labels);
1479 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1480 final_len);
1481
1482 memcpy((void *)ebase, final_handler, 0x100);
1483 local_flush_icache_range(ebase, ebase + 0x100);
1484 dump_handler("r4000_tlb_refill", (u32 *)ebase, (u32 *)(ebase + 0x100));
1485}
1486
1487static void setup_pw(void)
1488{
1489 unsigned int pwctl;
1490 unsigned long pgd_i, pgd_w;
1491#ifndef __PAGETABLE_PMD_FOLDED
1492 unsigned long pmd_i, pmd_w;
1493#endif
1494 unsigned long pt_i, pt_w;
1495 unsigned long pte_i, pte_w;
1496#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1497 unsigned long psn;
1498
1499 psn = ilog2(_PAGE_HUGE);
1500#endif
1501 pgd_i = PGDIR_SHIFT;
1502#ifndef __PAGETABLE_PMD_FOLDED
1503 pgd_w = PGDIR_SHIFT - PMD_SHIFT + PGD_ORDER;
1504
1505 pmd_i = PMD_SHIFT;
1506 pmd_w = PMD_SHIFT - PAGE_SHIFT;
1507#else
1508 pgd_w = PGDIR_SHIFT - PAGE_SHIFT + PGD_ORDER;
1509#endif
1510
1511 pt_i = PAGE_SHIFT;
1512 pt_w = PAGE_SHIFT - 3;
1513
1514 pte_i = ilog2(_PAGE_GLOBAL);
1515 pte_w = 0;
1516 pwctl = 1 << 30;
1517
1518#ifndef __PAGETABLE_PMD_FOLDED
1519 write_c0_pwfield(pgd_i << 24 | pmd_i << 12 | pt_i << 6 | pte_i);
1520 write_c0_pwsize(1 << 30 | pgd_w << 24 | pmd_w << 12 | pt_w << 6 | pte_w);
1521#else
1522 write_c0_pwfield(pgd_i << 24 | pt_i << 6 | pte_i);
1523 write_c0_pwsize(1 << 30 | pgd_w << 24 | pt_w << 6 | pte_w);
1524#endif
1525
1526#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1527 pwctl |= (1 << 6 | psn);
1528#endif
1529 write_c0_pwctl(pwctl);
1530 write_c0_kpgd((long)swapper_pg_dir);
1531 kscratch_used_mask |= (1 << 7);
1532}
1533
1534static void build_loongson3_tlb_refill_handler(void)
1535{
1536 u32 *p = tlb_handler;
1537 struct uasm_label *l = labels;
1538 struct uasm_reloc *r = relocs;
1539
1540 memset(labels, 0, sizeof(labels));
1541 memset(relocs, 0, sizeof(relocs));
1542 memset(tlb_handler, 0, sizeof(tlb_handler));
1543
1544 if (check_for_high_segbits) {
1545 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1546 uasm_i_dsrl_safe(&p, K1, K0, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1547 uasm_il_beqz(&p, &r, K1, label_vmalloc);
1548 uasm_i_nop(&p);
1549
1550 uasm_il_bgez(&p, &r, K0, label_large_segbits_fault);
1551 uasm_i_nop(&p);
1552 uasm_l_vmalloc(&l, p);
1553 }
1554
1555 uasm_i_dmfc0(&p, K1, C0_PGD);
1556
1557 uasm_i_lddir(&p, K0, K1, 3);
1558#ifndef __PAGETABLE_PMD_FOLDED
1559 uasm_i_lddir(&p, K1, K0, 1);
1560#endif
1561 uasm_i_ldpte(&p, K1, 0);
1562 uasm_i_ldpte(&p, K1, 1);
1563 uasm_i_tlbwr(&p);
1564
1565
1566 if (PM_DEFAULT_MASK >> 16) {
1567 uasm_i_lui(&p, K0, PM_DEFAULT_MASK >> 16);
1568 uasm_i_ori(&p, K0, K0, PM_DEFAULT_MASK & 0xffff);
1569 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1570 } else if (PM_DEFAULT_MASK) {
1571 uasm_i_ori(&p, K0, 0, PM_DEFAULT_MASK);
1572 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1573 } else {
1574 uasm_i_mtc0(&p, 0, C0_PAGEMASK);
1575 }
1576
1577 uasm_i_eret(&p);
1578
1579 if (check_for_high_segbits) {
1580 uasm_l_large_segbits_fault(&l, p);
1581 UASM_i_LA(&p, K1, (unsigned long)tlb_do_page_fault_0);
1582 uasm_i_jr(&p, K1);
1583 uasm_i_nop(&p);
1584 }
1585
1586 uasm_resolve_relocs(relocs, labels);
1587 memcpy((void *)(ebase + 0x80), tlb_handler, 0x80);
1588 local_flush_icache_range(ebase + 0x80, ebase + 0x100);
1589 dump_handler("loongson3_tlb_refill",
1590 (u32 *)(ebase + 0x80), (u32 *)(ebase + 0x100));
1591}
1592
1593static void build_setup_pgd(void)
1594{
1595 const int a0 = 4;
1596 const int __maybe_unused a1 = 5;
1597 const int __maybe_unused a2 = 6;
1598 u32 *p = (u32 *)msk_isa16_mode((ulong)tlbmiss_handler_setup_pgd);
1599#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1600 long pgdc = (long)pgd_current;
1601#endif
1602
1603 memset(p, 0, tlbmiss_handler_setup_pgd_end - (char *)p);
1604 memset(labels, 0, sizeof(labels));
1605 memset(relocs, 0, sizeof(relocs));
1606 pgd_reg = allocate_kscratch();
1607#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1608 if (pgd_reg == -1) {
1609 struct uasm_label *l = labels;
1610 struct uasm_reloc *r = relocs;
1611
1612
1613
1614
1615
1616
1617
1618
1619 UASM_i_SRA(&p, a1, a0, 29);
1620 UASM_i_ADDIU(&p, a1, a1, 4);
1621 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1622 uasm_i_nop(&p);
1623 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1624 uasm_l_tlbl_goaround1(&l, p);
1625 UASM_i_SLL(&p, a0, a0, 11);
1626 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1627 uasm_i_jr(&p, 31);
1628 uasm_i_ehb(&p);
1629 } else {
1630
1631 if (cpu_has_ldpte)
1632 UASM_i_MTC0(&p, a0, C0_PWBASE);
1633 else
1634 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1635 uasm_i_jr(&p, 31);
1636 uasm_i_ehb(&p);
1637 }
1638#else
1639#ifdef CONFIG_SMP
1640
1641 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1642 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1643 UASM_i_LA_mostly(&p, a2, pgdc);
1644 UASM_i_ADDU(&p, a2, a2, a1);
1645 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1646#else
1647 UASM_i_LA_mostly(&p, a2, pgdc);
1648 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1649#endif
1650
1651
1652 if (pgd_reg != -1) {
1653 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1654 uasm_i_jr(&p, 31);
1655 uasm_i_ehb(&p);
1656 } else {
1657 uasm_i_jr(&p, 31);
1658 uasm_i_nop(&p);
1659 }
1660#endif
1661 if (p >= (u32 *)tlbmiss_handler_setup_pgd_end)
1662 panic("tlbmiss_handler_setup_pgd space exceeded");
1663
1664 uasm_resolve_relocs(relocs, labels);
1665 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1666 (unsigned int)(p - (u32 *)tlbmiss_handler_setup_pgd));
1667
1668 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1669 tlbmiss_handler_setup_pgd_end);
1670}
1671
1672static void
1673iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
1674{
1675#ifdef CONFIG_SMP
1676 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
1677 uasm_i_sync(p, 0);
1678# ifdef CONFIG_PHYS_ADDR_T_64BIT
1679 if (cpu_has_64bits)
1680 uasm_i_lld(p, pte, 0, ptr);
1681 else
1682# endif
1683 UASM_i_LL(p, pte, 0, ptr);
1684#else
1685# ifdef CONFIG_PHYS_ADDR_T_64BIT
1686 if (cpu_has_64bits)
1687 uasm_i_ld(p, pte, 0, ptr);
1688 else
1689# endif
1690 UASM_i_LW(p, pte, 0, ptr);
1691#endif
1692}
1693
1694static void
1695iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1696 unsigned int mode, unsigned int scratch)
1697{
1698 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1699 unsigned int swmode = mode & ~hwmode;
1700
1701 if (IS_ENABLED(CONFIG_XPA) && !cpu_has_64bits) {
1702 uasm_i_lui(p, scratch, swmode >> 16);
1703 uasm_i_or(p, pte, pte, scratch);
1704 BUG_ON(swmode & 0xffff);
1705 } else {
1706 uasm_i_ori(p, pte, pte, mode);
1707 }
1708
1709#ifdef CONFIG_SMP
1710# ifdef CONFIG_PHYS_ADDR_T_64BIT
1711 if (cpu_has_64bits)
1712 uasm_i_scd(p, pte, 0, ptr);
1713 else
1714# endif
1715 UASM_i_SC(p, pte, 0, ptr);
1716
1717 if (r10000_llsc_war())
1718 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
1719 else
1720 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1721
1722# ifdef CONFIG_PHYS_ADDR_T_64BIT
1723 if (!cpu_has_64bits) {
1724
1725 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1726 uasm_i_ori(p, pte, pte, hwmode);
1727 BUG_ON(hwmode & ~0xffff);
1728 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1729 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1730
1731 uasm_i_lw(p, pte, 0, ptr);
1732 } else
1733 uasm_i_nop(p);
1734# else
1735 uasm_i_nop(p);
1736# endif
1737#else
1738# ifdef CONFIG_PHYS_ADDR_T_64BIT
1739 if (cpu_has_64bits)
1740 uasm_i_sd(p, pte, 0, ptr);
1741 else
1742# endif
1743 UASM_i_SW(p, pte, 0, ptr);
1744
1745# ifdef CONFIG_PHYS_ADDR_T_64BIT
1746 if (!cpu_has_64bits) {
1747 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1748 uasm_i_ori(p, pte, pte, hwmode);
1749 BUG_ON(hwmode & ~0xffff);
1750 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1751 uasm_i_lw(p, pte, 0, ptr);
1752 }
1753# endif
1754#endif
1755}
1756
1757
1758
1759
1760
1761
1762static void
1763build_pte_present(u32 **p, struct uasm_reloc **r,
1764 int pte, int ptr, int scratch, enum label_id lid)
1765{
1766 int t = scratch >= 0 ? scratch : pte;
1767 int cur = pte;
1768
1769 if (cpu_has_rixi) {
1770 if (use_bbit_insns()) {
1771 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1772 uasm_i_nop(p);
1773 } else {
1774 if (_PAGE_PRESENT_SHIFT) {
1775 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1776 cur = t;
1777 }
1778 uasm_i_andi(p, t, cur, 1);
1779 uasm_il_beqz(p, r, t, lid);
1780 if (pte == t)
1781
1782 iPTE_LW(p, pte, ptr);
1783 }
1784 } else {
1785 if (_PAGE_PRESENT_SHIFT) {
1786 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1787 cur = t;
1788 }
1789 uasm_i_andi(p, t, cur,
1790 (_PAGE_PRESENT | _PAGE_NO_READ) >> _PAGE_PRESENT_SHIFT);
1791 uasm_i_xori(p, t, t, _PAGE_PRESENT >> _PAGE_PRESENT_SHIFT);
1792 uasm_il_bnez(p, r, t, lid);
1793 if (pte == t)
1794
1795 iPTE_LW(p, pte, ptr);
1796 }
1797}
1798
1799
1800static void
1801build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
1802 unsigned int ptr, unsigned int scratch)
1803{
1804 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1805
1806 iPTE_SW(p, r, pte, ptr, mode, scratch);
1807}
1808
1809
1810
1811
1812
1813static void
1814build_pte_writable(u32 **p, struct uasm_reloc **r,
1815 unsigned int pte, unsigned int ptr, int scratch,
1816 enum label_id lid)
1817{
1818 int t = scratch >= 0 ? scratch : pte;
1819 int cur = pte;
1820
1821 if (_PAGE_PRESENT_SHIFT) {
1822 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1823 cur = t;
1824 }
1825 uasm_i_andi(p, t, cur,
1826 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1827 uasm_i_xori(p, t, t,
1828 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1829 uasm_il_bnez(p, r, t, lid);
1830 if (pte == t)
1831
1832 iPTE_LW(p, pte, ptr);
1833 else
1834 uasm_i_nop(p);
1835}
1836
1837
1838
1839
1840static void
1841build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
1842 unsigned int ptr, unsigned int scratch)
1843{
1844 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1845 | _PAGE_DIRTY);
1846
1847 iPTE_SW(p, r, pte, ptr, mode, scratch);
1848}
1849
1850
1851
1852
1853
1854static void
1855build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1856 unsigned int pte, unsigned int ptr, int scratch,
1857 enum label_id lid)
1858{
1859 if (use_bbit_insns()) {
1860 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1861 uasm_i_nop(p);
1862 } else {
1863 int t = scratch >= 0 ? scratch : pte;
1864 uasm_i_srl(p, t, pte, _PAGE_WRITE_SHIFT);
1865 uasm_i_andi(p, t, t, 1);
1866 uasm_il_beqz(p, r, t, lid);
1867 if (pte == t)
1868
1869 iPTE_LW(p, pte, ptr);
1870 }
1871}
1872
1873#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884static void
1885build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
1886{
1887 uasm_i_mtc0(p, pte, C0_ENTRYLO0);
1888 uasm_i_mfc0(p, tmp, C0_EPC);
1889 uasm_i_tlbwi(p);
1890 uasm_i_jr(p, tmp);
1891 uasm_i_rfe(p);
1892}
1893
1894
1895
1896
1897
1898
1899
1900static void
1901build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1902 struct uasm_reloc **r, unsigned int pte,
1903 unsigned int tmp)
1904{
1905 uasm_i_mfc0(p, tmp, C0_INDEX);
1906 uasm_i_mtc0(p, pte, C0_ENTRYLO0);
1907 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail);
1908 uasm_i_mfc0(p, tmp, C0_EPC);
1909 uasm_i_tlbwi(p);
1910 uasm_i_jr(p, tmp);
1911 uasm_i_rfe(p);
1912 uasm_l_r3000_write_probe_fail(l, *p);
1913 uasm_i_tlbwr(p);
1914 uasm_i_jr(p, tmp);
1915 uasm_i_rfe(p);
1916}
1917
1918static void
1919build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1920 unsigned int ptr)
1921{
1922 long pgdc = (long)pgd_current;
1923
1924 uasm_i_mfc0(p, pte, C0_BADVADDR);
1925 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc));
1926 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1927 uasm_i_srl(p, pte, pte, 22);
1928 uasm_i_sll(p, pte, pte, 2);
1929 uasm_i_addu(p, ptr, ptr, pte);
1930 uasm_i_mfc0(p, pte, C0_CONTEXT);
1931 uasm_i_lw(p, ptr, 0, ptr);
1932 uasm_i_andi(p, pte, pte, 0xffc);
1933 uasm_i_addu(p, ptr, ptr, pte);
1934 uasm_i_lw(p, pte, 0, ptr);
1935 uasm_i_tlbp(p);
1936}
1937
1938static void build_r3000_tlb_load_handler(void)
1939{
1940 u32 *p = (u32 *)handle_tlbl;
1941 struct uasm_label *l = labels;
1942 struct uasm_reloc *r = relocs;
1943
1944 memset(p, 0, handle_tlbl_end - (char *)p);
1945 memset(labels, 0, sizeof(labels));
1946 memset(relocs, 0, sizeof(relocs));
1947
1948 build_r3000_tlbchange_handler_head(&p, K0, K1);
1949 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1950 uasm_i_nop(&p);
1951 build_make_valid(&p, &r, K0, K1, -1);
1952 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
1953
1954 uasm_l_nopage_tlbl(&l, p);
1955 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1956 uasm_i_nop(&p);
1957
1958 if (p >= (u32 *)handle_tlbl_end)
1959 panic("TLB load handler fastpath space exceeded");
1960
1961 uasm_resolve_relocs(relocs, labels);
1962 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1963 (unsigned int)(p - (u32 *)handle_tlbl));
1964
1965 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_end);
1966}
1967
1968static void build_r3000_tlb_store_handler(void)
1969{
1970 u32 *p = (u32 *)handle_tlbs;
1971 struct uasm_label *l = labels;
1972 struct uasm_reloc *r = relocs;
1973
1974 memset(p, 0, handle_tlbs_end - (char *)p);
1975 memset(labels, 0, sizeof(labels));
1976 memset(relocs, 0, sizeof(relocs));
1977
1978 build_r3000_tlbchange_handler_head(&p, K0, K1);
1979 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1980 uasm_i_nop(&p);
1981 build_make_write(&p, &r, K0, K1, -1);
1982 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
1983
1984 uasm_l_nopage_tlbs(&l, p);
1985 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1986 uasm_i_nop(&p);
1987
1988 if (p >= (u32 *)handle_tlbs_end)
1989 panic("TLB store handler fastpath space exceeded");
1990
1991 uasm_resolve_relocs(relocs, labels);
1992 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1993 (unsigned int)(p - (u32 *)handle_tlbs));
1994
1995 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_end);
1996}
1997
1998static void build_r3000_tlb_modify_handler(void)
1999{
2000 u32 *p = (u32 *)handle_tlbm;
2001 struct uasm_label *l = labels;
2002 struct uasm_reloc *r = relocs;
2003
2004 memset(p, 0, handle_tlbm_end - (char *)p);
2005 memset(labels, 0, sizeof(labels));
2006 memset(relocs, 0, sizeof(relocs));
2007
2008 build_r3000_tlbchange_handler_head(&p, K0, K1);
2009 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
2010 uasm_i_nop(&p);
2011 build_make_write(&p, &r, K0, K1, -1);
2012 build_r3000_pte_reload_tlbwi(&p, K0, K1);
2013
2014 uasm_l_nopage_tlbm(&l, p);
2015 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2016 uasm_i_nop(&p);
2017
2018 if (p >= (u32 *)handle_tlbm_end)
2019 panic("TLB modify handler fastpath space exceeded");
2020
2021 uasm_resolve_relocs(relocs, labels);
2022 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2023 (unsigned int)(p - (u32 *)handle_tlbm));
2024
2025 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_end);
2026}
2027#endif
2028
2029static bool cpu_has_tlbex_tlbp_race(void)
2030{
2031
2032
2033
2034
2035 if (cpu_has_htw)
2036 return true;
2037
2038
2039
2040
2041
2042 if (cpu_has_shared_ftlb_ram)
2043 return true;
2044
2045
2046 return false;
2047}
2048
2049
2050
2051
2052static struct work_registers
2053build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
2054 struct uasm_reloc **r)
2055{
2056 struct work_registers wr = build_get_work_registers(p);
2057
2058#ifdef CONFIG_64BIT
2059 build_get_pmde64(p, l, r, wr.r1, wr.r2);
2060#else
2061 build_get_pgde32(p, wr.r1, wr.r2);
2062#endif
2063
2064#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
2065
2066
2067
2068
2069
2070 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
2071#endif
2072
2073 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
2074 UASM_i_LW(p, wr.r2, 0, wr.r2);
2075 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
2076 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
2077 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
2078
2079#ifdef CONFIG_SMP
2080 uasm_l_smp_pgtable_change(l, *p);
2081#endif
2082 iPTE_LW(p, wr.r1, wr.r2);
2083 if (!m4kc_tlbp_war()) {
2084 build_tlb_probe_entry(p);
2085 if (cpu_has_tlbex_tlbp_race()) {
2086
2087 uasm_i_ehb(p);
2088 uasm_i_mfc0(p, wr.r3, C0_INDEX);
2089 uasm_il_bltz(p, r, wr.r3, label_leave);
2090 uasm_i_nop(p);
2091 }
2092 }
2093 return wr;
2094}
2095
2096static void
2097build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
2098 struct uasm_reloc **r, unsigned int tmp,
2099 unsigned int ptr)
2100{
2101 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
2102 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
2103 build_update_entries(p, tmp, ptr);
2104 build_tlb_write_entry(p, l, r, tlb_indexed);
2105 uasm_l_leave(l, *p);
2106 build_restore_work_registers(p);
2107 uasm_i_eret(p);
2108
2109#ifdef CONFIG_64BIT
2110 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
2111#endif
2112}
2113
2114static void build_r4000_tlb_load_handler(void)
2115{
2116 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbl);
2117 struct uasm_label *l = labels;
2118 struct uasm_reloc *r = relocs;
2119 struct work_registers wr;
2120
2121 memset(p, 0, handle_tlbl_end - (char *)p);
2122 memset(labels, 0, sizeof(labels));
2123 memset(relocs, 0, sizeof(relocs));
2124
2125 if (bcm1250_m3_war()) {
2126 unsigned int segbits = 44;
2127
2128 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
2129 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
2130 uasm_i_xor(&p, K0, K0, K1);
2131 uasm_i_dsrl_safe(&p, K1, K0, 62);
2132 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
2133 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
2134 uasm_i_or(&p, K0, K0, K1);
2135 uasm_il_bnez(&p, &r, K0, label_leave);
2136
2137 }
2138
2139 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2140 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
2141 if (m4kc_tlbp_war())
2142 build_tlb_probe_entry(&p);
2143
2144 if (cpu_has_rixi && !cpu_has_rixiex) {
2145
2146
2147
2148
2149 if (use_bbit_insns()) {
2150 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
2151 label_tlbl_goaround1);
2152 } else {
2153 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2154 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
2155 }
2156 uasm_i_nop(&p);
2157
2158
2159
2160
2161
2162
2163
2164 WARN(cpu_has_tlbex_tlbp_race(), "Unhandled race in RiXi path");
2165
2166 uasm_i_tlbr(&p);
2167
2168 switch (current_cpu_type()) {
2169 default:
2170 if (cpu_has_mips_r2_exec_hazard) {
2171 uasm_i_ehb(&p);
2172
2173 case CPU_CAVIUM_OCTEON:
2174 case CPU_CAVIUM_OCTEON_PLUS:
2175 case CPU_CAVIUM_OCTEON2:
2176 break;
2177 }
2178 }
2179
2180
2181 if (use_bbit_insns()) {
2182 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2183 } else {
2184 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2185 uasm_i_beqz(&p, wr.r3, 8);
2186 }
2187
2188 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2189
2190 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2191
2192
2193
2194
2195 if (use_bbit_insns()) {
2196 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
2197 uasm_i_nop(&p);
2198 uasm_l_tlbl_goaround1(&l, p);
2199 } else {
2200 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2201 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
2202 uasm_i_nop(&p);
2203 }
2204 uasm_l_tlbl_goaround1(&l, p);
2205 }
2206 build_make_valid(&p, &r, wr.r1, wr.r2, wr.r3);
2207 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
2208
2209#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
2210
2211
2212
2213
2214 uasm_l_tlb_huge_update(&l, p);
2215 iPTE_LW(&p, wr.r1, wr.r2);
2216 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
2217 build_tlb_probe_entry(&p);
2218
2219 if (cpu_has_rixi && !cpu_has_rixiex) {
2220
2221
2222
2223
2224 if (use_bbit_insns()) {
2225 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
2226 label_tlbl_goaround2);
2227 } else {
2228 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2229 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2230 }
2231 uasm_i_nop(&p);
2232
2233
2234
2235
2236
2237
2238
2239 WARN(cpu_has_tlbex_tlbp_race(), "Unhandled race in RiXi path");
2240
2241 uasm_i_tlbr(&p);
2242
2243 switch (current_cpu_type()) {
2244 default:
2245 if (cpu_has_mips_r2_exec_hazard) {
2246 uasm_i_ehb(&p);
2247
2248 case CPU_CAVIUM_OCTEON:
2249 case CPU_CAVIUM_OCTEON_PLUS:
2250 case CPU_CAVIUM_OCTEON2:
2251 break;
2252 }
2253 }
2254
2255
2256 if (use_bbit_insns()) {
2257 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2258 } else {
2259 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2260 uasm_i_beqz(&p, wr.r3, 8);
2261 }
2262
2263 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2264
2265 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2266
2267
2268
2269
2270 if (use_bbit_insns()) {
2271 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2272 } else {
2273 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2274 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2275 }
2276 if (PM_DEFAULT_MASK == 0)
2277 uasm_i_nop(&p);
2278
2279
2280
2281
2282 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2283
2284 uasm_l_tlbl_goaround2(&l, p);
2285 }
2286 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2287 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 1);
2288#endif
2289
2290 uasm_l_nopage_tlbl(&l, p);
2291 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
2292 uasm_i_sync(&p, 0);
2293 build_restore_work_registers(&p);
2294#ifdef CONFIG_CPU_MICROMIPS
2295 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2296 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2297 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2298 uasm_i_jr(&p, K0);
2299 } else
2300#endif
2301 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2302 uasm_i_nop(&p);
2303
2304 if (p >= (u32 *)handle_tlbl_end)
2305 panic("TLB load handler fastpath space exceeded");
2306
2307 uasm_resolve_relocs(relocs, labels);
2308 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2309 (unsigned int)(p - (u32 *)handle_tlbl));
2310
2311 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_end);
2312}
2313
2314static void build_r4000_tlb_store_handler(void)
2315{
2316 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbs);
2317 struct uasm_label *l = labels;
2318 struct uasm_reloc *r = relocs;
2319 struct work_registers wr;
2320
2321 memset(p, 0, handle_tlbs_end - (char *)p);
2322 memset(labels, 0, sizeof(labels));
2323 memset(relocs, 0, sizeof(relocs));
2324
2325 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2326 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2327 if (m4kc_tlbp_war())
2328 build_tlb_probe_entry(&p);
2329 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
2330 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
2331
2332#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
2333
2334
2335
2336
2337 uasm_l_tlb_huge_update(&l, p);
2338 iPTE_LW(&p, wr.r1, wr.r2);
2339 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2340 build_tlb_probe_entry(&p);
2341 uasm_i_ori(&p, wr.r1, wr.r1,
2342 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2343 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 1);
2344#endif
2345
2346 uasm_l_nopage_tlbs(&l, p);
2347 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
2348 uasm_i_sync(&p, 0);
2349 build_restore_work_registers(&p);
2350#ifdef CONFIG_CPU_MICROMIPS
2351 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2352 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2353 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2354 uasm_i_jr(&p, K0);
2355 } else
2356#endif
2357 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2358 uasm_i_nop(&p);
2359
2360 if (p >= (u32 *)handle_tlbs_end)
2361 panic("TLB store handler fastpath space exceeded");
2362
2363 uasm_resolve_relocs(relocs, labels);
2364 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2365 (unsigned int)(p - (u32 *)handle_tlbs));
2366
2367 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_end);
2368}
2369
2370static void build_r4000_tlb_modify_handler(void)
2371{
2372 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbm);
2373 struct uasm_label *l = labels;
2374 struct uasm_reloc *r = relocs;
2375 struct work_registers wr;
2376
2377 memset(p, 0, handle_tlbm_end - (char *)p);
2378 memset(labels, 0, sizeof(labels));
2379 memset(relocs, 0, sizeof(relocs));
2380
2381 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2382 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2383 if (m4kc_tlbp_war())
2384 build_tlb_probe_entry(&p);
2385
2386 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
2387 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
2388
2389#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
2390
2391
2392
2393
2394 uasm_l_tlb_huge_update(&l, p);
2395 iPTE_LW(&p, wr.r1, wr.r2);
2396 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2397 build_tlb_probe_entry(&p);
2398 uasm_i_ori(&p, wr.r1, wr.r1,
2399 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2400 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 0);
2401#endif
2402
2403 uasm_l_nopage_tlbm(&l, p);
2404 if (IS_ENABLED(CONFIG_CPU_LOONGSON3_WORKAROUNDS))
2405 uasm_i_sync(&p, 0);
2406 build_restore_work_registers(&p);
2407#ifdef CONFIG_CPU_MICROMIPS
2408 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2409 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2410 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2411 uasm_i_jr(&p, K0);
2412 } else
2413#endif
2414 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2415 uasm_i_nop(&p);
2416
2417 if (p >= (u32 *)handle_tlbm_end)
2418 panic("TLB modify handler fastpath space exceeded");
2419
2420 uasm_resolve_relocs(relocs, labels);
2421 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2422 (unsigned int)(p - (u32 *)handle_tlbm));
2423
2424 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_end);
2425}
2426
2427static void flush_tlb_handlers(void)
2428{
2429 local_flush_icache_range((unsigned long)handle_tlbl,
2430 (unsigned long)handle_tlbl_end);
2431 local_flush_icache_range((unsigned long)handle_tlbs,
2432 (unsigned long)handle_tlbs_end);
2433 local_flush_icache_range((unsigned long)handle_tlbm,
2434 (unsigned long)handle_tlbm_end);
2435 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2436 (unsigned long)tlbmiss_handler_setup_pgd_end);
2437}
2438
2439static void print_htw_config(void)
2440{
2441 unsigned long config;
2442 unsigned int pwctl;
2443 const int field = 2 * sizeof(unsigned long);
2444
2445 config = read_c0_pwfield();
2446 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2447 field, config,
2448 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2449 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2450 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2451 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2452 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2453
2454 config = read_c0_pwsize();
2455 pr_debug("PWSize (0x%0*lx): PS: 0x%lx GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
2456 field, config,
2457 (config & MIPS_PWSIZE_PS_MASK) >> MIPS_PWSIZE_PS_SHIFT,
2458 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2459 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2460 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2461 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2462 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2463
2464 pwctl = read_c0_pwctl();
2465 pr_debug("PWCtl (0x%x): PWEn: 0x%x XK: 0x%x XS: 0x%x XU: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
2466 pwctl,
2467 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
2468 (pwctl & MIPS_PWCTL_XK_MASK) >> MIPS_PWCTL_XK_SHIFT,
2469 (pwctl & MIPS_PWCTL_XS_MASK) >> MIPS_PWCTL_XS_SHIFT,
2470 (pwctl & MIPS_PWCTL_XU_MASK) >> MIPS_PWCTL_XU_SHIFT,
2471 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2472 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2473 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2474}
2475
2476static void config_htw_params(void)
2477{
2478 unsigned long pwfield, pwsize, ptei;
2479 unsigned int config;
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490 pwfield = read_c0_pwfield();
2491
2492 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2493 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2494
2495 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2496 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
2497 if (CONFIG_PGTABLE_LEVELS >= 3) {
2498 pwfield &= ~MIPS_PWFIELD_MDI_MASK;
2499 pwfield |= PMD_SHIFT << MIPS_PWFIELD_MDI_SHIFT;
2500 }
2501
2502 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2503 pwfield |= ptei;
2504 write_c0_pwfield(pwfield);
2505
2506 back_to_back_c0_hazard();
2507 pwfield = read_c0_pwfield();
2508 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2509 != ptei) {
2510 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2511 ptei);
2512
2513
2514
2515
2516 current_cpu_data.options &= ~MIPS_CPU_HTW;
2517 return;
2518 }
2519
2520 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2521 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
2522 if (CONFIG_PGTABLE_LEVELS >= 3)
2523 pwsize |= ilog2(PTRS_PER_PMD) << MIPS_PWSIZE_MDW_SHIFT;
2524
2525
2526 if (IS_ENABLED(CONFIG_64BIT))
2527 pwsize |= MIPS_PWSIZE_PS_MASK;
2528
2529 pwsize |= ((PTE_T_LOG2 - PGD_T_LOG2) << MIPS_PWSIZE_PTEW_SHIFT)
2530 & MIPS_PWSIZE_PTEW_MASK;
2531
2532 write_c0_pwsize(pwsize);
2533
2534
2535 back_to_back_c0_hazard();
2536
2537
2538
2539
2540
2541 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
2542 if (IS_ENABLED(CONFIG_64BIT))
2543 config |= MIPS_PWCTL_XU_MASK;
2544 write_c0_pwctl(config);
2545 pr_info("Hardware Page Table Walker enabled\n");
2546
2547 print_htw_config();
2548}
2549
2550static void config_xpa_params(void)
2551{
2552#ifdef CONFIG_XPA
2553 unsigned int pagegrain;
2554
2555 if (mips_xpa_disabled) {
2556 pr_info("Extended Physical Addressing (XPA) disabled\n");
2557 return;
2558 }
2559
2560 pagegrain = read_c0_pagegrain();
2561 write_c0_pagegrain(pagegrain | PG_ELPA);
2562 back_to_back_c0_hazard();
2563 pagegrain = read_c0_pagegrain();
2564
2565 if (pagegrain & PG_ELPA)
2566 pr_info("Extended Physical Addressing (XPA) enabled\n");
2567 else
2568 panic("Extended Physical Addressing (XPA) disabled");
2569#endif
2570}
2571
2572static void check_pabits(void)
2573{
2574 unsigned long entry;
2575 unsigned pabits, fillbits;
2576
2577 if (!cpu_has_rixi || !_PAGE_NO_EXEC) {
2578
2579
2580
2581
2582
2583 return;
2584 }
2585
2586 write_c0_entrylo0(~0ul);
2587 back_to_back_c0_hazard();
2588 entry = read_c0_entrylo0();
2589
2590
2591 entry &= ~((1 << MIPS_ENTRYLO_PFN_SHIFT) - 1);
2592 entry &= ~(MIPS_ENTRYLO_RI | MIPS_ENTRYLO_XI);
2593
2594
2595 pabits = fls_long(entry) + 6;
2596 fillbits = max_t(int, (int)BITS_PER_LONG - pabits, 0);
2597
2598
2599 fillbits -= min_t(unsigned, fillbits, 2);
2600
2601 if (fillbits >= ilog2(_PAGE_NO_EXEC))
2602 fill_includes_sw_bits = true;
2603
2604 pr_debug("Entry* registers contain %u fill bits\n", fillbits);
2605}
2606
2607void build_tlb_refill_handler(void)
2608{
2609
2610
2611
2612
2613
2614 static int run_once = 0;
2615
2616 if (IS_ENABLED(CONFIG_XPA) && !cpu_has_rixi)
2617 panic("Kernels supporting XPA currently require CPUs with RIXI");
2618
2619 output_pgtable_bits_defines();
2620 check_pabits();
2621
2622#ifdef CONFIG_64BIT
2623 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2624#endif
2625
2626 if (cpu_has_3kex) {
2627#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
2628 if (!run_once) {
2629 build_setup_pgd();
2630 build_r3000_tlb_refill_handler();
2631 build_r3000_tlb_load_handler();
2632 build_r3000_tlb_store_handler();
2633 build_r3000_tlb_modify_handler();
2634 flush_tlb_handlers();
2635 run_once++;
2636 }
2637#else
2638 panic("No R3000 TLB refill handler");
2639#endif
2640 return;
2641 }
2642
2643 if (cpu_has_ldpte)
2644 setup_pw();
2645
2646 if (!run_once) {
2647 scratch_reg = allocate_kscratch();
2648 build_setup_pgd();
2649 build_r4000_tlb_load_handler();
2650 build_r4000_tlb_store_handler();
2651 build_r4000_tlb_modify_handler();
2652 if (cpu_has_ldpte)
2653 build_loongson3_tlb_refill_handler();
2654 else
2655 build_r4000_tlb_refill_handler();
2656 flush_tlb_handlers();
2657 run_once++;
2658 }
2659 if (cpu_has_xpa)
2660 config_xpa_params();
2661 if (cpu_has_htw)
2662 config_htw_params();
2663}
2664