1
2
3
4
5
6
7
8
9
10
11#include <linux/eisa.h>
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/kernel.h>
15#include <linux/pci.h>
16#include <linux/types.h>
17
18#include <asm/io.h>
19#include <asm/system.h>
20#include <asm/superio.h>
21
22#define DEBUG_RESOURCES 0
23#define DEBUG_CONFIG 0
24
25#if DEBUG_CONFIG
26# define DBGC(x...) printk(KERN_DEBUG x)
27#else
28# define DBGC(x...)
29#endif
30
31
32#if DEBUG_RESOURCES
33#define DBG_RES(x...) printk(KERN_DEBUG x)
34#else
35#define DBG_RES(x...)
36#endif
37
38
39
40
41
42
43
44
45
46
47
48
49struct pci_port_ops *pci_port __read_mostly;
50struct pci_bios_ops *pci_bios __read_mostly;
51
52static int pci_hba_count __read_mostly;
53
54
55#define PCI_HBA_MAX 32
56static struct pci_hba_data *parisc_pci_hba[PCI_HBA_MAX] __read_mostly;
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72#ifdef CONFIG_EISA
73#define EISA_IN(size) if (EISA_bus && (b == 0)) return eisa_in##size(addr)
74#define EISA_OUT(size) if (EISA_bus && (b == 0)) return eisa_out##size(d, addr)
75#else
76#define EISA_IN(size)
77#define EISA_OUT(size)
78#endif
79
80#define PCI_PORT_IN(type, size) \
81u##size in##type (int addr) \
82{ \
83 int b = PCI_PORT_HBA(addr); \
84 EISA_IN(size); \
85 if (!parisc_pci_hba[b]) return (u##size) -1; \
86 return pci_port->in##type(parisc_pci_hba[b], PCI_PORT_ADDR(addr)); \
87} \
88EXPORT_SYMBOL(in##type);
89
90PCI_PORT_IN(b, 8)
91PCI_PORT_IN(w, 16)
92PCI_PORT_IN(l, 32)
93
94
95#define PCI_PORT_OUT(type, size) \
96void out##type (u##size d, int addr) \
97{ \
98 int b = PCI_PORT_HBA(addr); \
99 EISA_OUT(size); \
100 if (!parisc_pci_hba[b]) return; \
101 pci_port->out##type(parisc_pci_hba[b], PCI_PORT_ADDR(addr), d); \
102} \
103EXPORT_SYMBOL(out##type);
104
105PCI_PORT_OUT(b, 8)
106PCI_PORT_OUT(w, 16)
107PCI_PORT_OUT(l, 32)
108
109
110
111
112
113
114static int __init pcibios_init(void)
115{
116 if (!pci_bios)
117 return -1;
118
119 if (pci_bios->init) {
120 pci_bios->init();
121 } else {
122 printk(KERN_WARNING "pci_bios != NULL but init() is!\n");
123 }
124
125
126 pci_cache_line_size = pci_dfl_cache_line_size;
127
128 return 0;
129}
130
131
132
133void pcibios_fixup_bus(struct pci_bus *bus)
134{
135 if (pci_bios->fixup_bus) {
136 pci_bios->fixup_bus(bus);
137 } else {
138 printk(KERN_WARNING "pci_bios != NULL but fixup_bus() is!\n");
139 }
140}
141
142
143char *pcibios_setup(char *str)
144{
145 return str;
146}
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163void pcibios_set_master(struct pci_dev *dev)
164{
165 u8 lat;
166
167
168 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
169 if (lat >= 16) return;
170
171
172
173
174
175 pci_write_config_word(dev, PCI_CACHE_LINE_SIZE,
176 (0x80 << 8) | pci_cache_line_size);
177}
178
179
180void __init pcibios_init_bus(struct pci_bus *bus)
181{
182 struct pci_dev *dev = bus->self;
183 unsigned short bridge_ctl;
184
185
186 if (!dev || (dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
187 return;
188
189
190
191 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER, 32);
192
193 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bridge_ctl);
194 bridge_ctl |= PCI_BRIDGE_CTL_PARITY | PCI_BRIDGE_CTL_SERR;
195 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bridge_ctl);
196}
197
198
199void __devinit pcibios_resource_to_bus(struct pci_dev *dev,
200 struct pci_bus_region *region, struct resource *res)
201{
202#ifdef CONFIG_64BIT
203 struct pci_hba_data *hba = HBA_DATA(dev->bus->bridge->platform_data);
204#endif
205
206 if (res->flags & IORESOURCE_IO) {
207
208
209
210
211
212
213
214 region->start = PCI_PORT_ADDR(res->start);
215 region->end = PCI_PORT_ADDR(res->end);
216 } else if (res->flags & IORESOURCE_MEM) {
217
218 region->start = PCI_BUS_ADDR(hba, res->start);
219 region->end = PCI_BUS_ADDR(hba, res->end);
220 }
221
222 DBG_RES("pcibios_resource_to_bus(%02x %s [%lx,%lx])\n",
223 dev->bus->number, res->flags & IORESOURCE_IO ? "IO" : "MEM",
224 region->start, region->end);
225}
226
227void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
228 struct pci_bus_region *region)
229{
230#ifdef CONFIG_64BIT
231 struct pci_hba_data *hba = HBA_DATA(dev->bus->bridge->platform_data);
232#endif
233
234 if (res->flags & IORESOURCE_MEM) {
235 res->start = PCI_HOST_ADDR(hba, region->start);
236 res->end = PCI_HOST_ADDR(hba, region->end);
237 }
238
239 if (res->flags & IORESOURCE_IO) {
240 res->start = region->start;
241 res->end = region->end;
242 }
243}
244
245#ifdef CONFIG_HOTPLUG
246EXPORT_SYMBOL(pcibios_resource_to_bus);
247EXPORT_SYMBOL(pcibios_bus_to_resource);
248#endif
249
250
251
252
253
254
255
256
257
258
259resource_size_t pcibios_align_resource(void *data, const struct resource *res,
260 resource_size_t size, resource_size_t alignment)
261{
262 resource_size_t mask, align, start = res->start;
263
264 DBG_RES("pcibios_align_resource(%s, (%p) [%lx,%lx]/%x, 0x%lx, 0x%lx)\n",
265 pci_name(((struct pci_dev *) data)),
266 res->parent, res->start, res->end,
267 (int) res->flags, size, alignment);
268
269
270 align = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
271
272
273 mask = max(alignment, align) - 1;
274 start += mask;
275 start &= ~mask;
276
277 return start;
278}
279
280
281
282
283
284
285
286
287
288
289int pcibios_enable_device(struct pci_dev *dev, int mask)
290{
291 int err;
292 u16 cmd, old_cmd;
293
294 err = pci_enable_resources(dev, mask);
295 if (err < 0)
296 return err;
297
298 pci_read_config_word(dev, PCI_COMMAND, &cmd);
299 old_cmd = cmd;
300
301 cmd |= (PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
302
303#if 0
304
305 if (dev->bus->bridge_ctl & PCI_BRIDGE_CTL_FAST_BACK)
306 cmd |= PCI_COMMAND_FAST_BACK;
307#endif
308
309 if (cmd != old_cmd) {
310 dev_info(&dev->dev, "enabling SERR and PARITY (%04x -> %04x)\n",
311 old_cmd, cmd);
312 pci_write_config_word(dev, PCI_COMMAND, cmd);
313 }
314 return 0;
315}
316
317
318
319void pcibios_register_hba(struct pci_hba_data *hba)
320{
321 if (pci_hba_count >= PCI_HBA_MAX) {
322 printk(KERN_ERR "PCI: Too many Host Bus Adapters\n");
323 return;
324 }
325
326 parisc_pci_hba[pci_hba_count] = hba;
327 hba->hba_num = pci_hba_count++;
328}
329
330subsys_initcall(pcibios_init);
331